Datasheet Texas Instruments SN74ABT162823A — Ficha de datos
Fabricante | Texas Instruments |
Serie | SN74ABT162823A |
Chanclas de interfaz de bus de 18 bits con salidas de 3 estados
Hojas de datos
SN54ABT162823A, SN74ABT162823A datasheet
PDF, 178 Kb, Revisión: B, Archivo publicado: jun 8, 2004
Extracto del documento
Precios
Estado
74ABT162823ADGGRE4 | 74ABT162823ADGGRG4 | SN74ABT162823ADGGR | SN74ABT162823ADL | |
---|---|---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Obsoleto (El fabricante ha interrumpido la producción del dispositivo) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No | No | No | No |
Embalaje
74ABT162823ADGGRE4 | 74ABT162823ADGGRG4 | SN74ABT162823ADGGR | SN74ABT162823ADL | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 56 | 56 | 56 | 56 |
Package Type | DGG | DGG | DGG | DL |
Industry STD Term | TSSOP | TSSOP | TSSOP | SSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Width (mm) | 6.1 | 6.1 | 6.1 | 7.49 |
Length (mm) | 14 | 14 | 14 | 18.41 |
Thickness (mm) | 1.15 | 1.15 | 1.15 | 2.59 |
Pitch (mm) | .5 | .5 | .5 | .635 |
Max Height (mm) | 1.2 | 1.2 | 1.2 | 2.79 |
Mechanical Data | Descargar | Descargar | Descargar | Descargar |
Package QTY | 20 | |||
Carrier | TUBE | |||
Device Marking | ABT162823A |
Paramétricos
Parameters / Models | 74ABT162823ADGGRE4 | 74ABT162823ADGGRG4 | SN74ABT162823ADGGR | SN74ABT162823ADL |
---|---|---|---|---|
3-State Output | Yes | Yes | Yes | Yes |
Approx. Price (US$) | 1.53 | 1ku | 1.53 | 1ku | 1.53 | 1ku | |
Bits | 18 | |||
Bits(#) | 18 | 18 | 18 | |
F @ Nom Voltage(Max), Mhz | 150 | |||
F @ Nom Voltage(Max)(Mhz) | 150 | 150 | 150 | |
ICC @ Nom Voltage(Max), mA | 80 | |||
ICC @ Nom Voltage(Max)(mA) | 80 | 80 | 80 | |
Input Type | TTL | |||
Operating Temperature Range, C | -40 to 85 | |||
Operating Temperature Range(C) | -40 to 85 | -40 to 85 | -40 to 85 | |
Output Drive (IOL/IOH)(Max), mA | 12/-12 | |||
Output Drive (IOL/IOH)(Max)(mA) | 12/-12 | 12/-12 | 12/-12 | |
Output Type | TTL | |||
Package Group | TSSOP | TSSOP | TSSOP | SSOP |
Package Size: mm2:W x L, PKG | 56SSOP: 191 mm2: 10.35 x 18.42(SSOP) | |||
Package Size: mm2:W x L (PKG) | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) | |
Rating | Catalog | Catalog | Catalog | Catalog |
Schmitt Trigger | No | No | No | No |
Technology Family | ABT | ABT | ABT | ABT |
VCC(Max), V | 5.5 | |||
VCC(Max)(V) | 5.5 | 5.5 | 5.5 | |
VCC(Min), V | 4.5 | |||
VCC(Min)(V) | 4.5 | 4.5 | 4.5 | |
Voltage(Nom), V | 5 | |||
Voltage(Nom)(V) | 5 | 5 | 5 | |
tpd @ Nom Voltage(Max), ns | 7.5 | |||
tpd @ Nom Voltage(Max)(ns) | 7.5 | 7.5 | 7.5 |
Plan ecológico
74ABT162823ADGGRE4 | 74ABT162823ADGGRG4 | SN74ABT162823ADGGR | SN74ABT162823ADL | |
---|---|---|---|---|
RoHS | Desobediente | Desobediente | Desobediente | Obediente |
Pb gratis | No | No | No |
Notas de aplicación
- Quad Flatpack No-Lead Logic Packages (Rev. D)PDF, 1.0 Mb, Revisión: D, Archivo publicado: feb 16, 2004
Texas Instruments (TI) Quad Flatpack No-lead (QFN) 14/16/20-terminal Pb-free plastic packages meet dimensions specified in JEDEC standard MO-241 allow for board miniaturization and hold several advantages over traditional SOIC SSOP TSSOP and TVSOP packages. The packages are physically smaller have a smaller routing area improved thermal performance and improved electrical parasitics while - Advanced BiCMOS Technology (ABT) Logic Characterization Information (Rev. B)PDF, 528 Kb, Revisión: B, Archivo publicado: jun 1, 1997
The purpose of this document is to assist the designers of high-performance digital logic systems in using the advanced BiCMOS technology (ABT) logic family. Detailed electrical characteristics of these bus-interface devices are provided and tables and graphs have been included to compare specific parameters of the ABT family with those of other logic families. In addition typical data is provide - Advanced BiCMOS Technology (ABT) Logic Enables Optimal System Design (Rev. A)PDF, 115 Kb, Revisión: A, Archivo publicado: marzo 1, 1997
Advanced bus-interface logic (ABIL) products processed in submicron advanced BiCMOS technologies (ABT) address the specific end-equipment demands of workstations personal and portable computers and telecommunications markets. This document discusses ABIL as system bus interfaces the merits of ABT its I/O structure packaging and ABT products for end-equipment specific solutions. - Family of Curves Demonstrating Output Skews for Advanced BiCMOS Devices (Rev. A)PDF, 80 Kb, Revisión: A, Archivo publicado: dic 1, 1996
This document shows the output skew for the ABT16254 ABT16952 and ABT16500A devices of the TI advanced BiCMOS (ABT) family. The data samples show which output skew is being examined where the data originates and how it is analyzed. Some errors present in the data are discussed. Skew curves at varying temperatures are given for the ABT16240 ABT16245 ABT16952 ABT16500A and ABT16249 devic - Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A)PDF, 105 Kb, Revisión: A, Archivo publicado: agosto 1, 1997
The spectrum of bus-interface devices with damping resistors or balanced/light output drive currently offered by various logic vendors is confusing at best. Inconsistencies in naming conventions and methods used for implementation make it difficult to identify the best solution for a given application. This report attempts to clarify the issue by looking at several vendors? approaches and discussi - Understanding Advanced Bus-Interface Products Design GuidePDF, 253 Kb, Archivo publicado: mayo 1, 1996
- Power-Up 3-State (PU3S) Circuits in TI Standard Logic DevicesPDF, 209 Kb, Archivo publicado: mayo 10, 2002
Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features - Selecting the Right Level Translation Solution (Rev. A)PDF, 313 Kb, Revisión: A, Archivo publicado: jun 22, 2004
Supply voltages continue to migrate to lower nodes to support today's low-power high-performance applications. While some devices are capable of running at lower supply nodes others might not have this capability. To haveswitching compatibility between these devices the output of each driver must be compliant with the input of the receiver that it is driving. There are several level-translati - Live InsertionPDF, 150 Kb, Archivo publicado: oct 1, 1996
Many applications require the ability to exchange modules in electronic systems without removing the supply voltage from the module (live insertion). For example an electronic telephone exchange must always remain operational even during module maintenance and repair. To avoid damaging components additional circuitry modifications are necessary. This document describes in detail the phenomena tha - Introduction to LogicPDF, 93 Kb, Archivo publicado: abr 30, 2015
- Implications of Slow or Floating CMOS Inputs (Rev. D)PDF, 260 Kb, Revisión: D, Archivo publicado: jun 23, 2016
- Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)PDF, 614 Kb, Revisión: C, Archivo publicado: dic 2, 2015
- Semiconductor Packing Material Electrostatic Discharge (ESD) ProtectionPDF, 337 Kb, Archivo publicado: jul 8, 2004
Forty-eight-pin TSSOP components that were packaged using Texas Instruments (TI) standard packing methodology were subjected to electrical discharges between 0.5 and 20 kV as generated by an IEC ESD simulator to determine the level of ISD protection provided by the packing materials. The testing included trays tape and reel and magazines. Additional units were subjected to the same discharge - TI IBIS File Creation Validation and Distribution ProcessesPDF, 380 Kb, Archivo publicado: agosto 29, 2002
The Input/Output Buffer Information Specification (IBIS) also known as ANSI/EIA-656 has become widely accepted among electronic design automation (EDA) vendors semiconductor vendors and system designers as the format for digital electrical interface data. Because IBIS models do not reveal proprietary internal processes or architectural information semiconductor vendors? support for IBIS con - Input and Output Characteristics of Digital Integrated CircuitsPDF, 1.7 Mb, Archivo publicado: oct 1, 1996
This report contains a comprehensive collection of the input and output characteristic curves of typical integrated circuits from various logic families. These curves go beyond the information given in data sheets by providing additional details regarding the characteristics of the components. This knowledge is particularly useful when for example a decision must be made as to which circuit shou - Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revisión: A, Archivo publicado: feb 6, 2015
- Designing With Logic (Rev. C)PDF, 186 Kb, Revisión: C, Archivo publicado: jun 1, 1997
Data sheets which usually give information on device behavior only under recommended operating conditions may only partially answer engineering questions that arise during the development of systems using logic devices. However information is frequently needed regarding the behavior of the device outside the conditions in the data sheet. Such questions might be:?How does a bus driver behave w
Linea modelo
Serie: SN74ABT162823A (4)
Clasificación del fabricante
- Semiconductors> Logic> Flip-Flop/Latch/Register> D-Type Flip-Flop