Datasheet AD9253 (Analog Devices) - 10

FabricanteAnalog Devices
DescripciónQuad, 14-Bit, 80 MSPS/105 MSPS/125 MSPS Serial LVDS 1.8 V Analog-to-Digital Converter
Páginas / Página41 / 10 — Data Sheet. AD9253. N – 1. VIN±x. CLK–. CLK+. DCO–. CPD. DCO+. tFCO. …
RevisiónC
Formato / tamaño de archivoPDF / 1.3 Mb
Idioma del documentoInglés

Data Sheet. AD9253. N – 1. VIN±x. CLK–. CLK+. DCO–. CPD. DCO+. tFCO. tFRAME. FCO–. FCO+. tDATA. D0–x. MSB. D12. D11. D10. LSB. D14. D13

Data Sheet AD9253 N – 1 VIN±x CLK– CLK+ DCO– CPD DCO+ tFCO tFRAME FCO– FCO+ tDATA D0–x MSB D12 D11 D10 LSB D14 D13

Línea de modelo para esta hoja de datos

Versión de texto del documento

Data Sheet AD9253 N – 1 VIN±x tA N t t CLK– EH EL CLK+ t DCO– CPD DCO+ tFCO tFRAME FCO– FCO+ t tDATA PD D0–x
2
MSB D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 LSB 0 0 MSB D14 D13
00
N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 D0+x
10065- Figure 6. Wordwise DDR, One-Lane, 1× Frame, 16-Bit Output Mode
N – 1 VIN±x tA N t t CLK– EH EL CLK+ t DCO– CPD DCO+ tFCO tFRAME FCO– FCO+ t tDATA PD D0–x
2
MSB D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 MSB D10
-08
N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16
065
D0+x
10 Figure 7. Wordwise DDR, One-Lane, 1× Frame, 12-Bit Output Mode
CLK+ tSSYNC tHSYNC
9
SYNC
07 5- 06 10 Figure 8. SYNC Input Timing Requirements Rev. B | Page 9 of 40 Document Outline Features Applications General Description Functional Block Diagram Product Highlights Table of Contents Revision History Specifications DC Specifications AC Specifications Digital Specifications Switching Specifications Timing Specifications Timing Diagrams Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics AD9253-80 AD9253-105 AD9253-125 Equivalent Circuits Theory of Operation Analog Input Considerations Input Common Mode Differential Input Configurations Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations Power Dissipation and Power-Down Mode Digital Outputs and Timing SDIO/OLM Pin SCLK/DTP Pin CSB Pin RBIAS Pin Output Test Modes Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open Locations Default Values Logic Levels Channel-Specific Registers Memory Map Register Table Memory Map Register Descriptions Device Index (Register 0x05) Transfer (Register 0xFF) Power Modes (Register 0x08) Bits[7:6]—Open Bit 5—External Power-Down Pin Function Bits[4:2]—Open Bits[1:0]—Power Mode Enhancement Control (Register 0x0C) Bits[7:3]—Open Bit 2—Chop Mode Bits[1:0]—Open Output Mode (Register 0x14) Bit 7—Open Bit 6—LVDS-ANSI/LVDS-IEEE Option Bits[5:3]—Open Bit 2—Output Invert Bit 1—Open Bit 0—Output Format Output Adjust (Register 0x15) Bits[7:6]—Open Bits[5:4]—Output Driver Termination Bits[3:1]—Open Bit 0—Output Drive Output Phase (Register 0x16) Bit 7—Open Bits[6:4]—Input Clock Phase Adjust Bits[3:0]—Output Clock Phase Adjust Serial Output Data Control (Register 0x21) Resolution/Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) Bits[7:1]—Open Bit 0—SDIO Pull-Down User I/O Control 3 (Register 0x102) Bits[7:4]—Open Bit 3—VCM Power-Down Bits[2:0]—Open Applications Information Design Guidelines Power and Ground Recommendations Clock Stability Considerations Exposed Pad Thermal Heat Slug Recommendations VCM Reference Decoupling SPI Port Crosstalk Performance Outline Dimensions Ordering Guide