Datasheet Texas Instruments SN74LVTH16244ADGVR — Ficha de datos

FabricanteTexas Instruments
SerieSN74LVTH16244A
Numero de parteSN74LVTH16244ADGVR
Datasheet Texas Instruments SN74LVTH16244ADGVR

Búfers / controladores ABT de 16 bits y 3.3 V con salidas de 3 estados 48-TVSOP -40 a 125

Hojas de datos

3.3-V ABT 16-BIT BUFFERS/DRIVERS WITH 3-STATE OUTPUTS, SNx4LVTH16244A datasheet
PDF, 968 Kb, Revisión: U, Archivo publicado: oct 11, 2013
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin48
Package TypeDGV
Industry STD TermTVSOP
JEDEC CodeR-PDSO-G
Package QTY2000
CarrierLARGE T&R
Device MarkingLL244A
Width (mm)4.4
Length (mm)9.7
Thickness (mm)1.05
Pitch (mm).4
Max Height (mm)1.2
Mechanical DataDescargar

Paramétricos

Bits16
F @ Nom Voltage(Max)160 Mhz
ICC @ Nom Voltage(Max)0.005 mA
Operating Temperature Range-40 to 125,-40 to 85 C
Output Drive (IOL/IOH)(Max)-32/64 mA
Package GroupTVSOP
Package Size: mm2:W x L48TVSOP: 62 mm2: 6.4 x 9.7(TVSOP) PKG
RatingCatalog
Schmitt TriggerNo
Technology FamilyLVT
VCC(Max)3.6 V
VCC(Min)2.7 V
Voltage(Nom)3.3 V
tpd @ Nom Voltage(Max)4.1 ns

Plan ecológico

RoHSObediente

Notas de aplicación

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revisión: A, Archivo publicado: marzo 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, Archivo publicado: dic 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
  • Bus-Hold Circuit
    PDF, 418 Kb, Archivo publicado: feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of

Linea modelo

Clasificación del fabricante

  • Semiconductors > Logic > Buffer/Driver/Transceiver > Non-Inverting Buffer/Driver