Datasheet Texas Instruments 5962-9853801QRA — Ficha de datos

FabricanteTexas Instruments
SerieTLV1548M
Numero de parte5962-9853801QRA
Datasheet Texas Instruments 5962-9853801QRA

CONVERTIDOR ANALÓGICO A DIGITAL DE BAJO VOLTAJE DE 10 BITS CON CONTROL EN SERIE Y 8 ENTRADAS 20-CDIP -55 a 125

Hojas de datos

Low-Voltage 10-Bit A-D Converters w/Serial Control and 4/8 Analog Inputs datasheet
PDF, 1.1 Mb, Revisión: C, Archivo publicado: enero 21, 1999
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin202020
Package TypeJJJ
Industry STD TermCDIPCDIPCDIP
JEDEC CodeR-GDIP-TR-GDIP-TR-GDIP-T
Package QTY111
CarrierTUBETUBETUBE
Device Marking5962-9853801QRATLV1548MJB
Width (mm)6.926.926.92
Length (mm)24.224.224.2
Thickness (mm)4.574.574.57
Pitch (mm)2.542.542.54
Max Height (mm)5.085.085.08
Mechanical DataDescargarDescargarDescargar

Paramétricos

# Input Channels8
Analog Voltage AVDD(Max)5.5 V
Analog Voltage AVDD(Min)2.7 V
ArchitectureSAR
Digital Supply(Max)5.5 V
Digital Supply(Min)2.7 V
INL(Max)1 +/-LSB
InterfaceSPI
Operating Temperature Range-55 to 125 C
Package GroupCDIP
Package Size: mm2:W x LSee datasheet (CDIP) PKG
Power Consumption(Typ)1.05 mW
RatingMilitary
Reference ModeExt
Resolution10 Bits
Sample Rate (max)85kSPS SPS

Plan ecológico

RoHSSee ti.com

Notas de aplicación

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Linea modelo

Clasificación del fabricante

  • Semiconductors > Space & High Reliability > Data Converter > Analog to Digital Converters

Otros nombres:

59629853801QRA, 5962 9853801QRA