Datasheet Texas Instruments SN74ALVCHR162245DGGR — Ficha de datos

FabricanteTexas Instruments
SerieSN74ALVCHR162245
Numero de parteSN74ALVCHR162245DGGR
Datasheet Texas Instruments SN74ALVCHR162245DGGR

Transceptor de bus de 16 bits con salidas de 3 estados 48-TSSOP -40 a 85

Hojas de datos

16-Bit Bus Transceiver With 3-State Outputs datasheet
PDF, 146 Kb, Revisión: C, Archivo publicado: feb 15, 1999
Extracto del documento

Precios

Estado

Estado del ciclo de vidaNRND (No recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin48
Package TypeDGG
Industry STD TermTSSOP
JEDEC CodeR-PDSO-G
Width (mm)6.1
Length (mm)12.5
Thickness (mm)1.15
Pitch (mm).5
Max Height (mm)1.2
Mechanical DataDescargar

Reemplazos

ReplacementSN74ALVCHR16245GR
Replacement CodeS

Paramétricos

Approx. Price (US$)0.47 | 1ku
Bits(#)16
F @ Nom Voltage(Max)(Mhz)100
ICC @ Nom Voltage(Max)(mA)0.04
Operating Temperature Range(C)-40 to 85
Output Drive (IOL/IOH)(Max)(mA)-12/12
Package GroupSSOP
Package Size: mm2:W x L (PKG)48SSOP: 164 mm2: 10.35 x 15.88(SSOP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyALVC
VCC(Max)(V)3.6
VCC(Min)(V)1.65
Voltage(Nom)(V)1.8
2.5
2.7
3.3
tpd @ Nom Voltage(Max)(ns)4.9
4.7
4.2

Plan ecológico

RoHSDesobediente
Pb gratisNo

Notas de aplicación

  • TI SN74ALVC16835 Component Specification Analysis for PC100
    PDF, 43 Kb, Archivo publicado: agosto 3, 1998
    The PC100 standard establishes design parameters for the PC SDRAM DIMM that is designed to operate at 100 MHz. The 168-pin, 8-byte, registered SDRAM DIMM is a JEDEC-defined device (JC-42.5-96-146A). Some of the defined signal paths include data signals, address signals, and control signals. This application report discusses the SN74ALVC16835 18-bit universal bus driver that is available from T
  • Logic Solutions for PC-100 SDRAM Registered DIMMs (Rev. A)
    PDF, 96 Kb, Revisión: A, Archivo publicado: mayo 13, 1998
    Design of high-performance personal computer (PC) systems that are capable of meeting the needs imposed by modern operating systems and software includes the use of large banks of SDRAMs on DIMMs (see Figure 1).To meet the demands of stable functionality over the broad spectrum of operating environments, meet system timing needs, and to support data integrity, the loads presented by the large
  • Bus-Hold Circuit
    PDF, 418 Kb, Archivo publicado: feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
  • 16-Bit Widebus Logic Families in 56-Ball 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)
    PDF, 895 Kb, Revisión: B, Archivo publicado: mayo 22, 2002
    TI?s 56-ball MicroStar Jr.E package registered under JEDEC MO-225 has demonstrated through modeling and experimentation that it is an optimal solution for reducing inductance and capacitance improving thermal performance and minimizing board area usage in integrated bus functions. Multiple functions released in the 56-ball MicroStar Jr.E package have superior performance characteristics compa
  • Benefits & Issues of Migrating 5-V and 3.3-V Logic to Lower-Voltage Supplies (Rev. A)
    PDF, 154 Kb, Revisión: A, Archivo publicado: sept 8, 1999
    In the last few years the trend toward reducing supply voltage (VCC) has continued as reflected in an additional specification of 2.5-V VCC for the AVC ALVT ALVC LVC LV and the CBTLV families.In this application report the different logic levels at VCC of 5 V 3.3 V 2.5 V and 1.8 V are compared. Within the report the possibilities for migration from 5-V logic and 3.3-V logic families

Linea modelo

Clasificación del fabricante

  • Semiconductors > Logic > Buffer/Driver/Transceiver > Standard Transceiver