Datasheet Texas Instruments CD74HC4046AEE4 — Ficha de datos
Fabricante | Texas Instruments |
Serie | CD74HC4046A |
Numero de parte | CD74HC4046AEE4 |
Bucle de sincronización de fase lógica CMOS de alta velocidad con VCO 16-PDIP -55 a 125
Hojas de datos
CD54HC4046A, CD74HC4046A, CD54HCT4046A, CD74HCT4046A datasheet
PDF, 833 Kb, Revisión: J, Archivo publicado: nov 21, 2003
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No |
Embalaje
Pin | 16 |
Package Type | N |
Industry STD Term | PDIP |
JEDEC Code | R-PDIP-T |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | CD74HC4046AE |
Width (mm) | 6.35 |
Length (mm) | 19.3 |
Thickness (mm) | 3.9 |
Pitch (mm) | 2.54 |
Max Height (mm) | 5.08 |
Mechanical Data | Descargar |
Paramétricos
Bits | 1 |
F @ Nom Voltage(Max) | 70 Mhz |
ICC @ Nom Voltage(Max) | 0.08 mA |
Operating Temperature Range | -55 to 125 C |
Output Drive (IOL/IOH)(Max) | 5.2/-5.2 mA |
Package Group | PDIP |
Package Size: mm2:W x L | See datasheet (PDIP) PKG |
Rating | Catalog |
Technology Family | HC |
VCC(Max) | 6 V |
VCC(Min) | 2 V |
Voltage(Nom) | 3.3,5 V |
tpd @ Nom Voltage(Max) | 64 ns |
Plan ecológico
RoHS | Obediente |
Pb gratis | Sí |
Notas de aplicación
- Implementation of FSK Modulation and Demodulation using CD74HC4046APDF, 1.3 Mb, Archivo publicado: nov 25, 2013
- CMOS Phase-Locked-Loop Applications (Rev. B)PDF, 687 Kb, Revisión: B, Archivo publicado: sept 19, 2002
Applications of the HC/HCT4046A phase-locked loop (PLL) and HC/HCT7046A PLL with lock detection are provided including design examples with calculated and measured results. Features of these devices relative to phase comparators lock indicators voltage-controlled oscillators (VCOs) and filter design are presented. - Generating Low Phase-Noise Clocks for Audio Data Converters from Low FrequencyPDF, 860 Kb, Archivo publicado: marzo 31, 2008
Generating a high-frequency system clock Fs (128fs to 768fs) from a low-frequency sampling clock fs (10 kHz to 200 kHz) is challenging, while attempting to maintain low phase jitter. A traditional phase-lock loop (PLL) can do the frequency translation, but the added phase jitter prevents the generated system clock signal from effectively driving high-performance audio data converters. This applica - Selecting the Right Texas Instruments Signal SwitchPDF, 769 Kb, Archivo publicado: sept 7, 2001
Texas Instruments offers a wide variety of electronic switches (digital analog bilateral bilateral analog) in a variety of families including CBT CBTLV HC LV and LVC. Depending on the application the right solution may be an analog switch that passes digital signals or vice versa. This application report summarizes the various switching technologies and provides considerations for choosi - SN54/74HCT CMOS Logic Family Applications and RestrictionsPDF, 102 Kb, Archivo publicado: mayo 1, 1996
The TI SN54/74HCT family of CMOS devices is a subgroup of the SN74HC series with the HCT circuitry modified to meet the interfacing requirements of TTL outputs to high-speed CMOS inputs. The HCT devices can be driven by the TTL circuits directly without additional components. This document describes the TTL/HC interface the operating voltages circuit noise and power consumption. A Bergeron anal
Linea modelo
Serie: CD74HC4046A (15)
Clasificación del fabricante
- Semiconductors > Logic > Specialty Logic > Phase-Locked-Loop (PLL)/Oscillator