Datasheet Texas Instruments SN74LVTH162240DL — Ficha de datos

FabricanteTexas Instruments
SerieSN74LVTH162240
Numero de parteSN74LVTH162240DL
Datasheet Texas Instruments SN74LVTH162240DL

Búfers / controladores ABT de 16 bits y 3.3 V con salidas de 3 estados 48-SSOP -40 a 85

Hojas de datos

SN54LVTH162240, SN74LVTH162240 datasheet
PDF, 319 Kb, Revisión: F, Archivo publicado: nov 1, 2006
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin48
Package TypeDL
Industry STD TermSSOP
JEDEC CodeR-PDSO-G
Package QTY25
CarrierTUBE
Device MarkingLVTH162240
Width (mm)7.49
Length (mm)15.88
Thickness (mm)2.59
Pitch (mm).635
Max Height (mm)2.79
Mechanical DataDescargar

Paramétricos

Approx. Price (US$)0.47 | 1ku
Bits(#)16
F @ Nom Voltage(Max)(Mhz)160
ICC @ Nom Voltage(Max)(mA)0.005
Operating Temperature Range(C)-40 to 85
Output Drive (IOL/IOH)(Max)(mA)-12/12
Package GroupSSOP
Package Size: mm2:W x L (PKG)48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyLVT
VCC(Max)(V)3.6
VCC(Min)(V)2.7
Voltage(Nom)(V)3.3
tpd @ Nom Voltage(Max)(ns)4.6

Plan ecológico

RoHSObediente
Pb gratis

Notas de aplicación

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revisión: A, Archivo publicado: marzo 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, Archivo publicado: dic 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
  • Bus-Hold Circuit
    PDF, 418 Kb, Archivo publicado: feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of

Linea modelo

Clasificación del fabricante

  • Semiconductors > Logic > Buffer/Driver/Transceiver > Inverting Buffer/Driver