Datasheet Texas Instruments SN74LVTH16374GRDR — Ficha de datos

FabricanteTexas Instruments
SerieSN74LVTH16374
Numero de parteSN74LVTH16374GRDR
Datasheet Texas Instruments SN74LVTH16374GRDR

Flip-Flops tipo D de 16 bits ABT de 16 bits con salida de 3 estados MICROSTAR DE 54 BGA JUNIOR -40 a 85

Hojas de datos

3.3-V ABT 16-Bit Edge-Triggered D-Type Flip-Flops With 3-State Outputs datasheet
PDF, 766 Kb, Revisión: R, Archivo publicado: agosto 23, 2007
Extracto del documento

Precios

Estado

Estado del ciclo de vidaObsoleto (El fabricante ha interrumpido la producción del dispositivo)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin54
Package TypeGRD
Industry STD TermBGA MICROSTAR JUNIOR
JEDEC CodeR-PBGA-N
Device MarkingLL374
Width (mm)5.5
Length (mm)8
Thickness (mm).8
Pitch (mm).8
Max Height (mm)1.2
Mechanical DataDescargar

Paramétricos

3-State OutputYes
Approx. Price (US$)0.52 | 1ku
Bits(#)16
F @ Nom Voltage(Max)(Mhz)160
ICC @ Nom Voltage(Max)(mA)5
Input TypeTTL
Operating Temperature Range(C)-40 to 85
Output Drive (IOL/IOH)(Max)(mA)64/-32
Output TypeTTL
Package GroupSSOP
TSSOP
Package Size: mm2:W x L (PKG)48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP)
48SSOP: 164 mm2: 10.35 x 15.88(SSOP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyLVT
VCC(Max)(V)3.6
VCC(Min)(V)2.7
Voltage(Nom)(V)3.3
tpd @ Nom Voltage(Max)(ns)4.5

Plan ecológico

RoHSDesobediente
Pb gratisNo

Notas de aplicación

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revisión: A, Archivo publicado: marzo 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, Archivo publicado: dic 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
  • Bus-Hold Circuit
    PDF, 418 Kb, Archivo publicado: feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of

Linea modelo

Clasificación del fabricante

  • Semiconductors > Logic > Flip-Flop/Latch/Register > D-Type Flip-Flop