Datasheet Texas Instruments ADS8372IBRHPR — Ficha de datos

FabricanteTexas Instruments
SerieADS8372
Numero de parteADS8372IBRHPR
Datasheet Texas Instruments ADS8372IBRHPR

ADC serie de 600 bits de 16 bits con referencia y pseudo bipolar, entrada totalmente diferencial 28-VQFN -40 a 85

Hojas de datos

16-Bit 600-kHz Fully Diff Pseudo-Bipolar Input Micropower Sampling ADC datasheet
PDF, 1.3 Mb, Archivo publicado: jun 24, 2005
Extracto del documento

Precios

Estado

Estado del ciclo de vidaObsoleto (El fabricante ha interrumpido la producción del dispositivo)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin2828
Package TypeRHPRHP
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Device MarkingADS8372IB
Width (mm)66
Length (mm)66
Thickness (mm).9.9
Pitch (mm).65.65
Max Height (mm)11
Mechanical DataDescargarDescargar

Paramétricos

# Input Channels1
Analog Voltage AVDD(Max)(V)5.25
Analog Voltage AVDD(Min)(V)4.75
Approx. Price (US$)10.50 | 1ku
ArchitectureSAR
Digital Supply(Max)(V)5.25
Digital Supply(Min)(V)2.7
INL(Max)(+/-LSB)0.75
Input Range(Max)(V)4.096
Input TypeDifferential
Integrated FeaturesOscillator
InterfaceSerial I2C
Multi-Channel ConfigurationN/A
Operating Temperature Range(C)-40 to 85
Package GroupVQFN
Package Size: mm2:W x L (PKG)28VQFN: 36 mm2: 6 x 6(VQFN)
Power Consumption(Typ)(mW)110
RatingCatalog
Reference ModeExt
Int
Resolution(Bits)16
SINAD(dB)93.5
SNR(dB)93.5
Sample Rate (max)(SPS)600kSPS
THD(Typ)(dB)-116

Plan ecológico

RoHSDesobediente
Pb gratisNo

Kits de diseño y Módulos de evaluación

  • Evaluation Modules & Boards: ADS8372EVM
    ADS8372EVM Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)

Notas de aplicación

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Linea modelo

Clasificación del fabricante

  • Semiconductors > Data Converters > Analog to Digital Converter > Precision ADC (<=10MSPS)