Datasheet Texas Instruments CD74ACT109 — Ficha de datos

FabricanteTexas Instruments
SerieCD74ACT109
Datasheet Texas Instruments CD74ACT109

Chanclas JK disparadas con borde positivo doble con ajuste y restablecimiento

Hojas de datos

CD54ACT109, CD74ACT109 datasheet
PDF, 878 Kb, Archivo publicado: enero 24, 2003
Extracto del documento

Precios

Estado

CD74ACT109ECD74ACT109EE4CD74ACT109MCD74ACT109M96CD74ACT109M96E4CD74ACT109ME4
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNoNoNoNoNoNo

Embalaje

CD74ACT109ECD74ACT109EE4CD74ACT109MCD74ACT109M96CD74ACT109M96E4CD74ACT109ME4
N123456
Pin161616161616
Package TypeNNDDDD
Industry STD TermPDIPPDIPSOICSOICSOICSOIC
JEDEC CodeR-PDIP-TR-PDIP-TR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY2525402500250040
CarrierTUBETUBETUBELARGE T&RLARGE T&RTUBE
Device MarkingCD74ACT109ECD74ACT109EACT109MACT109MACT109MACT109M
Width (mm)6.356.353.913.913.913.91
Length (mm)19.319.39.99.99.99.9
Thickness (mm)3.93.91.581.581.581.58
Pitch (mm)2.542.541.271.271.271.27
Max Height (mm)5.085.081.751.751.751.75
Mechanical DataDescargarDescargarDescargarDescargarDescargarDescargar

Paramétricos

Parameters / ModelsCD74ACT109E
CD74ACT109E
CD74ACT109EE4
CD74ACT109EE4
CD74ACT109M
CD74ACT109M
CD74ACT109M96
CD74ACT109M96
CD74ACT109M96E4
CD74ACT109M96E4
CD74ACT109ME4
CD74ACT109ME4
Bits222222
F @ Nom Voltage(Max), Mhz909090909090
ICC @ Nom Voltage(Max), mA0.040.040.040.040.040.04
Output Drive (IOL/IOH)(Max), mA-24/24-24/24-24/24-24/24-24/24-24/24
Package GroupPDIPPDIPSOICSOICSOICSOIC
Package Size: mm2:W x L, PKGSee datasheet (PDIP)See datasheet (PDIP)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)
RatingCatalogCatalogCatalogCatalogCatalogCatalog
Schmitt TriggerNoNoNoNoNoNo
Technology FamilyACTACTACTACTACTACT
VCC(Max), V5.55.55.55.55.55.5
VCC(Min), V4.54.54.54.54.54.5
Voltage(Nom), V555555
tpd @ Nom Voltage(Max), ns11.111.111.111.111.111.1

Plan ecológico

CD74ACT109ECD74ACT109EE4CD74ACT109MCD74ACT109M96CD74ACT109M96E4CD74ACT109ME4
RoHSObedienteObedienteObedienteObedienteObedienteObediente
Pb gratis

Notas de aplicación

  • Selecting the Right Level Translation Solution (Rev. A)
    PDF, 313 Kb, Revisión: A, Archivo publicado: jun 22, 2004
    Supply voltages continue to migrate to lower nodes to support today's low-power high-performance applications. While some devices are capable of running at lower supply nodes others might not have this capability. To haveswitching compatibility between these devices the output of each driver must be compliant with the input of the receiver that it is driving. There are several level-translati
  • Power-Up Behavior of Clocked Devices (Rev. A)
    PDF, 34 Kb, Revisión: A, Archivo publicado: feb 6, 2015
  • Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc
    PDF, 43 Kb, Archivo publicado: abr 1, 1996
    Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren

Linea modelo

Clasificación del fabricante

  • Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop