Datasheet Texas Instruments CDCE72010 — Ficha de datos

FabricanteTexas Instruments
SerieCDCE72010
Datasheet Texas Instruments CDCE72010

Sincronizador de reloj con jitter bajo de 10 salidas y limpiador de jitter

Hojas de datos

Ten Output High Performance Clock Synchronizer, Jitter Cleaner &Clock Distrib datasheet
PDF, 1.8 Mb, Revisión: C, Archivo publicado: enero 31, 2012
Extracto del documento

Precios

Estado

CDCE72010RGCRCDCE72010RGCRG4CDCE72010RGCTCDCE72010RGCTG4
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNoNo

Embalaje

CDCE72010RGCRCDCE72010RGCRG4CDCE72010RGCTCDCE72010RGCTG4
N1234
Pin64646464
Package TypeRGCRGCRGCRGC
Industry STD TermVQFNVQFNVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-NS-PQFP-NS-PQFP-N
Package QTY20002000250250
CarrierLARGE T&RLARGE T&RSMALL T&RSMALL T&R
Device MarkingCDCE72010CDCE72010CDCE72010CDCE72010
Width (mm)9999
Length (mm)9999
Thickness (mm).88.88.88.88
Pitch (mm).5.5.5.5
Max Height (mm)1111
Mechanical DataDescargarDescargarDescargarDescargar

Paramétricos

Parameters / ModelsCDCE72010RGCR
CDCE72010RGCR
CDCE72010RGCRG4
CDCE72010RGCRG4
CDCE72010RGCT
CDCE72010RGCT
CDCE72010RGCTG4
CDCE72010RGCTG4
Divider Ratio1 to 801 to 801 to 801 to 80
Input LevelLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECL
Number of Inputs2222
Number of Outputs10101010
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output Frequency(Max), MHz1500150015001500
Output Frequency(Min), MHz0.0010.0010.0010.001
Output LevelLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECL
Package GroupVQFNVQFNVQFNVQFN
Package Size: mm2:W x L, PKG64VQFN: 81 mm2: 9 x 9(VQFN)64VQFN: 81 mm2: 9 x 9(VQFN)64VQFN: 81 mm2: 9 x 9(VQFN)64VQFN: 81 mm2: 9 x 9(VQFN)
RatingCatalogCatalogCatalogCatalog
Special FeaturesIntegrated EEPROM,Programmable Phase OffsetIntegrated EEPROM,Programmable Phase OffsetIntegrated EEPROM,Programmable Phase OffsetIntegrated EEPROM,Programmable Phase Offset
Supply Voltage(Max), V3.63.63.63.6
Supply Voltage(Min), V3333

Plan ecológico

CDCE72010RGCRCDCE72010RGCRG4CDCE72010RGCTCDCE72010RGCTG4
RoHSObedienteObedienteObedienteObediente

Notas de aplicación

  • Using the CDCE72010 as a Frequency Synthesizer
    PDF, 1.1 Mb, Archivo publicado: mayo 31, 2008
    This application report is a general guide for using the CDCE72010 as a frequency synthesizer. This document explains the methods to work with the phase-locked loop (PLL) of the CDCE72010 to achieve multiple outputfrequencies from any input frequency. It also describes the basic functionality and methods for using the device efficiently. Furthermore, it describes the clock terminationmethod, d
  • Clock jitter analyzed in the time domain, Part 2
    PDF, 588 Kb, Archivo publicado: nov 15, 2010
  • Impact of sampling-clock spurs on ADC performance
    PDF, 1.2 Mb, Archivo publicado: jul 14, 2009
  • Clock jitter analyzed in the time domain, Part 3
    PDF, 627 Kb, Archivo publicado: sept 16, 2011
  • 4Q 2010 Issue Analog Applications Journal
    PDF, 1.3 Mb, Archivo publicado: nov 15, 2010
  • Q3 2009 Issue Analog Applications Journal
    PDF, 2.1 Mb, Archivo publicado: jul 14, 2009
  • 3Q 2011 Issue Analog Applications Journal
    PDF, 1.4 Mb, Archivo publicado: sept 16, 2011
  • Журнал РїРѕ применению аналоговых компонентов 3Q 2011
    PDF, 3.9 Mb, Archivo publicado: sept 1, 2011
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, Archivo publicado: jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, Archivo publicado: jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers

Linea modelo

Clasificación del fabricante

  • Semiconductors> Clock and Timing> Clock Jitter Cleaners> Single-Loop PLL