Datasheet Texas Instruments CDCEL913PWG4 — Ficha de datos

FabricanteTexas Instruments
SerieCDCEL913
Numero de parteCDCEL913PWG4
Datasheet Texas Instruments CDCEL913PWG4

Sintetizador de reloj VCXO programable de 1 PLL con salidas LVCMOS de 1.8 V 14-TSSOP -40 a 85

Hojas de datos

CDCE(L)913: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction datasheet
PDF, 1.8 Mb, Revisión: G, Archivo publicado: oct 27, 2016
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

Pin14
Package TypePW
Industry STD TermTSSOP
JEDEC CodeR-PDSO-G
Package QTY90
CarrierTUBE
Device MarkingCKEL913
Width (mm)4.4
Length (mm)5
Thickness (mm)1
Pitch (mm).65
Max Height (mm)1.2
Mechanical DataDescargar

Paramétricos

Divider RatioUniversal
FunctionClock Synthesizer
Input LevelCrystal,LVCMOS
Jitter-Peak to Peak(P-P) or Cycle to Cycle60 ps C-C
Number of Outputs3
Operating Temperature Range-40 to 85 C
Output Frequency(Max)230 MHz
Output LevelLVCMOS
Output Skew150 ps
Package GroupTSSOP
Package Size: mm2:W x L14TSSOP: 32 mm2: 6.4 x 5(TSSOP) PKG
ProgrammabilityEEPROM
RatingCatalog
Special FeaturesIntegrated EEPROM,Multiplier/Divider,Spread Spectrum Clocking (SSC)
VCC1.8 V
VCC Core1.8 V
VCC Out1.8 V

Plan ecológico

RoHSObediente

Kits de diseño y Módulos de evaluación

  • Evaluation Modules & Boards: SN65DSI83EVM
    SN65DSI83 MIPIВ® DSI to FlatLinkВ™ LVDS Bridge Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
  • Evaluation Modules & Boards: CDCEL913PERF-EVM
    CDCEL913 Performance Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
  • Evaluation Modules & Boards: CDCE913PERF-EVM
    CDCE913 Performance Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
  • Evaluation Modules & Boards: CDCEL9XXPROGEVM
    CDCE(L)949 Family EEPROM Programming Board
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
  • Evaluation Modules & Boards: SN65DSI83Q1-EVM
    MIPIВ® DSI to FlatLinkВ™ LVDS Bridge Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
  • Evaluation Modules & Boards: SN65DSI85Q1-EVM
    Dual-Channel MIPIВ® DSI to Dual-Link FlatLinkВ™ LVDS Bridge Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
  • Evaluation Modules & Boards: SN65DSI85EVM
    SN65DSI85 Dual-Channel MIPIВ® DSI to Dual-Link FlatLinkВ™ LVDS Bridge Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)

Notas de aplicación

  • Clocking Recommendations for DM6446 Digital Video EVM with Sngle PLL (Rev. A)
    PDF, 94 Kb, Revisión: A, Archivo publicado: agosto 8, 2007
    The DM6446 (DaVinciв„ў) Digital Video Evaluation Module (EVM) requires a number of clock frequencies to run the system properly. The current clocking proposal of this EVM consists of a VCXO chip PI6CX100-27W, a PLL chip PLL1705, several voltage level translators, and a few oscillators or crystals. This application report discusses an optimized clocking proposal with Texas Instruments new clock driv
  • VCXO Application Guideline for CDCE(L)9xx Family (Rev. A)
    PDF, 107 Kb, Revisión: A, Archivo publicado: abr 23, 2012
  • Practical consideration on choosing a crystal for CDCE(L)9xx family
    PDF, 60 Kb, Archivo publicado: marzo 24, 2008
  • Usage of I2C for CDCE(L)949, CDCE(L)937, CDCE(L)925, CDCE(L)913
    PDF, 297 Kb, Archivo publicado: sept 23, 2009
    This document presents a method to smoothly change frequency by IВІCв„ў protocol on Texas Instruments CDCE(L)949, CDCE(L)937, CDCE(L)925, CDCE(L)913 Clock Synthesizers, thus avoiding unnecessary intermediate frequencies. It also includes a code example to generate the IВІC protocol for the CDCE(L)9xx with the TMS320C645x.
  • Generating Low Phase-Noise Clocks for Audio Data Converters from Low Frequency
    PDF, 860 Kb, Archivo publicado: marzo 31, 2008
    Generating a high-frequency system clock Fs (128fs to 768fs) from a low-frequency sampling clock fs (10 kHz to 200 kHz) is challenging, while attempting to maintain low phase jitter. A traditional phase-lock loop (PLL) can do the frequency translation, but the added phase jitter prevents the generated system clock signal from effectively driving high-performance audio data converters. This applica
  • Troubleshooting I2C Bus Protocol
    PDF, 184 Kb, Archivo publicado: oct 19, 2009
    When using the I2Cв„ў bus protocol, the designer must ensure that the hardware complies with the I2C standard. This application report describes the I2C protocol and provides guidelines on debugging a missing acknowledgment, selecting the pullup resistors, or meeting the maximum capacitance load of an I2C bus. A conflict occurs if devices sharing the I2C bus have the same slave address. This

Linea modelo

Clasificación del fabricante

  • Semiconductors > Clock and Timing > Clock Generators > Spread-Spectrum Clocks