Datasheet Texas Instruments DS25BR100TSD/NOPB — Ficha de datos

FabricanteTexas Instruments
SerieDS25BR100
Numero de parteDS25BR100TSD/NOPB
Datasheet Texas Instruments DS25BR100TSD/NOPB

3.125 Gbps LVDS Buffer con Pre-énfasis de Transmisión y Ecualización de Recepción 8-WSON -40 a 85

Hojas de datos

DS25BR100/101 3.125Gbps LVDS Buffer w/Transmit Pre-Empha & Rcve Equalization datasheet
PDF, 866 Kb, Revisión: F, Archivo publicado: abr 14, 2013
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

Pin8
Package TypeNGQ
Industry STD TermWSON
JEDEC CodeS-PDSO-N
Package QTY1000
CarrierSMALL T&R
Device Marking2R100
Width (mm)3
Length (mm)3
Thickness (mm).8
Pitch (mm).5
Max Height (mm).8
Mechanical DataDescargar

Paramétricos

Device TypeBuffer
ESD HBM7 kV
FunctionRepeater
ICC(Max)43 mA
Operating Temperature Range-40 to 85 C
Package GroupWSON
Package Size: mm2:W x LSee datasheet (WSON) PKG
ProtocolsLVDS

Plan ecológico

RoHSObediente

Kits de diseño y Módulos de evaluación

  • Evaluation Modules & Boards: DS25BR100EVK
    3.125 Gbps LVDS Single Channel Buffers with Transmit Pre-emphasis and Receive Equalization family
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)

Notas de aplicación

  • LVDS Repeaters and Crosspoints Extend the Reach of FPD-Link II Interfaces (Rev. A)
    PDF, 101 Kb, Revisión: A, Archivo publicado: abr 29, 2013
    This application note introduces Texas Instrument’s LVDS devices with built-in pre-emphasis andequalization circuits, recommends when it makes sense to employ them with the FPD-Link II SER/DES,shows how to optimally interface them to the SER/DES, and discusses distance gains that may berealized with their signal enhancing functions.
  • AN-1957 LVDS Signal Conditioners Reduce Data-Dependent Jitter (Rev. A)
    PDF, 275 Kb, Revisión: A, Archivo publicado: abr 26, 2013
    Jitter is a phenomenon troubling many designers of high-speed interfaces. It reduces available timingmargin, limits transmission distance between a transmitter and a receiver, and increases system cost bydemanding better performing and more expensive interconnects. LVDS interfaces are not spared fromthese ill effects as they now operate at bit rates exceeding the 3 Gbps mark. Texas Instrumen

Linea modelo

Serie: DS25BR100 (1)
  • DS25BR100TSD/NOPB

Clasificación del fabricante

  • Semiconductors > Interface > LVDS/M-LVDS/PECL > Buffers, Drivers/Receivers and Cross-Points