Datasheet Texas Instruments DS99R104 — Ficha de datos
| Fabricante | Texas Instruments |
| Serie | DS99R104 |

Deserializador LVDS de 24 bits balanceado de 3-40MHz CC
Hojas de datos
DS99R103/DS99R104 3-40MHz DC-Balanced 24-Bit LVDS Serializer and Deserializer datasheet
PDF, 1.0 Mb, Revisión: D, Archivo publicado: abr 16, 2013
Extracto del documento
Estado
| DS99R104TSQ/NOPB | DS99R104TSQX/NOPB | DS99R104TVS/NOPB | DS99R104TVSX/NOPB | |
|---|---|---|---|---|
| Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
| Disponibilidad de muestra del fabricante | No | Sí | Sí | Sí |
Embalaje
| DS99R104TSQ/NOPB | DS99R104TSQX/NOPB | DS99R104TVS/NOPB | DS99R104TVSX/NOPB | |
|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 |
| Pin | 48 | 48 | 48 | 48 |
| Package Type | NJU | NJU | PFB | PFB |
| Industry STD Term | WQFN | WQFN | TQFP | TQFP |
| JEDEC Code | S-PQSO-N | S-PQSO-N | S-PQFP-G | S-PQFP-G |
| Package QTY | 250 | 2500 | 250 | 1000 |
| Carrier | SMALL T&R | LARGE T&R | JEDEC TRAY (10+1) | LARGE T&R |
| Device Marking | DS99R104T | DS99R104T | TVS | DS99R104 |
| Width (mm) | 7 | 7 | 7 | 7 |
| Length (mm) | 7 | 7 | 7 | 7 |
| Thickness (mm) | .8 | .8 | 1 | 1 |
| Pitch (mm) | .5 | .5 | .5 | .5 |
| Max Height (mm) | .8 | .8 | 1.2 | 1.2 |
| Mechanical Data | Descargar | Descargar | Descargar | Descargar |
Paramétricos
| Parameters / Models | DS99R104TSQ/NOPB![]() | DS99R104TSQX/NOPB![]() | DS99R104TVS/NOPB![]() | DS99R104TVSX/NOPB![]() |
|---|---|---|---|---|
| Color Depth, bpp | 18 | 18 | 18 | 18 |
| Diagnostics | - | - | - | - |
| EMI Reduction | Progressive Turn On (PTO) | Progressive Turn On (PTO) | Progressive Turn On (PTO) | Progressive Turn On (PTO) |
| Function | Deserializer | Deserializer | Deserializer | Deserializer |
| Input Compatibility | FPD-Link II LVDS | FPD-Link II LVDS | FPD-Link II LVDS | FPD-Link II LVDS |
| Operating Temperature Range, C | -40 to 85 | -40 to 85 | -40 to 85 | -40 to 85 |
| Output Compatibility | LVCMOS | LVCMOS | LVCMOS | LVCMOS |
| Package Group | WQFN | WQFN | TQFP | TQFP |
| Package Size: mm2:W x L, PKG | 48WQFN: 49 mm2: 7 x 7(WQFN) | 48WQFN: 49 mm2: 7 x 7(WQFN) | 48TQFP: 81 mm2: 9 x 9(TQFP) | 48TQFP: 81 mm2: 9 x 9(TQFP) |
| Pixel Clock Min, MHz | 3 | 3 | 3 | 3 |
| Pixel Clock(Max), MHz | 40 | 40 | 40 | 40 |
| Rating | Catalog | Catalog | Catalog | Catalog |
| Signal Conditioning | - | - | - | - |
| Special Features | - | - | - | - |
| Total Throughput, Mbps | 960 | 960 | 960 | 960 |
Plan ecológico
| DS99R104TSQ/NOPB | DS99R104TSQX/NOPB | DS99R104TVS/NOPB | DS99R104TVSX/NOPB | |
|---|---|---|---|---|
| RoHS | Obediente | Obediente | Obediente | Obediente |
Notas de aplicación
- LVDS Repeaters and Crosspoints Extend the Reach of FPD-Link II Interfaces (Rev. A)PDF, 101 Kb, Revisión: A, Archivo publicado: abr 29, 2013
This application note introduces Texas Instrument’s LVDS devices with built-in pre-emphasis andequalization circuits, recommends when it makes sense to employ them with the FPD-Link II SER/DES,shows how to optimally interface them to the SER/DES, and discusses distance gains that may berealized with their signal enhancing functions. - Extending the Reach of a FPD-Link II Interface with Cable Drivers and Equalizers (Rev. A)PDF, 118 Kb, Revisión: A, Archivo publicado: abr 26, 2013
TI's family of embedded clock LVDS SER/DES (FPD-link II) provides a 2-wire serial interface for displayapplications up to distances of 10 meters.
Linea modelo
Serie: DS99R104 (4)
Clasificación del fabricante
- Semiconductors> Interface> Display & Imaging SerDes> FPD-Link II SerDes