Datasheet Texas Instruments SN74LVTH32374 — Ficha de datos
Fabricante | Texas Instruments |
Serie | SN74LVTH32374 |
Flip-Flop tipo D de 32 bits ABT de 32 bits activado por borde con salidas de 3 estados
Hojas de datos
SN74LVTH32374 datasheet
PDF, 728 Kb, Revisión: D, Archivo publicado: agosto 10, 2007
Extracto del documento
Precios
Estado
SN74LVTH32374ZKER | |
---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | Sí |
Embalaje
SN74LVTH32374ZKER | |
---|---|
N | 1 |
Pin | 96 |
Package Type | ZKE |
Industry STD Term | BGA MICROSTAR |
JEDEC Code | R-PBGA-N |
Package QTY | 1000 |
Carrier | LARGE T&R |
Device Marking | HV374 |
Width (mm) | 5.5 |
Length (mm) | 13.5 |
Thickness (mm) | .85 |
Pitch (mm) | .8 |
Max Height (mm) | 1.4 |
Mechanical Data | Descargar |
Paramétricos
Parameters / Models | SN74LVTH32374ZKER |
---|---|
3-State Output | Yes |
Bits | 32 |
F @ Nom Voltage(Max), Mhz | 160 |
ICC @ Nom Voltage(Max), mA | 10 |
Operating Temperature Range, C | -40 to 85 |
Output Drive (IOL/IOH)(Max), mA | 64/-32 |
Package Group | LFBGA |
Package Size: mm2:W x L, PKG | 96LFBGA: 74 mm2: 5.5 x 13.5(LFBGA) |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | LVT |
VCC(Max), V | 3.6 |
VCC(Min), V | 2.7 |
Voltage(Nom), V | 3.3 |
tpd @ Nom Voltage(Max), ns | 4.5 |
Plan ecológico
SN74LVTH32374ZKER | |
---|---|
RoHS | Obediente |
Notas de aplicación
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revisión: A, Archivo publicado: marzo 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, Archivo publicado: dic 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, Archivo publicado: feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Linea modelo
Serie: SN74LVTH32374 (1)
Clasificación del fabricante
- Semiconductors> Logic> Flip-Flop/Latch/Register> D-Type Flip-Flop