Datasheet Linear Technology LTC2209 — Ficha de datos

FabricanteLinear Technology
SerieLTC2209

ADC de 16 bits, 160Msps

Hojas de datos

Datasheet LTC2209
PDF, 612 Kb, Idioma: en, Archivo subido: agosto 19, 2017, Páginas: 32
16-Bit, 160Msps ADC
Extracto del documento

Precios

Embalaje

LTC2209CUP#PBFLTC2209CUP#TRPBFLTC2209IUP#PBFLTC2209IUP#TRPBF
N1234
Package9x9 QFN-64
Dibujo del esquema del paquete
9x9 QFN-64
Dibujo del esquema del paquete
9x9 QFN-64
Dibujo del esquema del paquete
9x9 QFN-64
Dibujo del esquema del paquete
Package CodeUPUPUPUP
Package Index05-08-170505-08-170505-08-170505-08-1705
Pin Count64646464

Paramétricos

Parameters / ModelsLTC2209CUP#PBFLTC2209CUP#TRPBFLTC2209IUP#PBFLTC2209IUP#TRPBF
ADC INL, LSB1.51.51.51.5
ADCs1111
ArchitecturePipelinePipelinePipelinePipeline
Bipolar/Unipolar InputBipolarBipolarBipolarBipolar
Bits, bits16161616
Number of Channels1111
DNL, LSB0.30.30.30.3
Demo BoardsDC1281A-A,DC1281A-B,DC1282A-ADC1281A-A,DC1281A-B,DC1282A-ADC1281A-A,DC1281A-B,DC1282A-ADC1281A-A,DC1281A-B,DC1282A-A
Export Controlyesyesyesyes
FeaturesInternal Dither, PGA, Data Output Randomizer, Clock Duty Cycle StabilizerInternal Dither, PGA, Data Output Randomizer, Clock Duty Cycle StabilizerInternal Dither, PGA, Data Output Randomizer, Clock Duty Cycle StabilizerInternal Dither, PGA, Data Output Randomizer, Clock Duty Cycle Stabilizer
I/OParallel CMOS, Parallel LVDSParallel CMOS, Parallel LVDSParallel CMOS, Parallel LVDSParallel CMOS, Parallel LVDS
Input DriveDifferentialDifferentialDifferentialDifferential
Input Span2.25Vpp or 1.5Vpp2.25Vpp or 1.5Vpp2.25Vpp or 1.5Vpp2.25Vpp or 1.5Vpp
Internal Referenceyesyesyesyes
Latency7777
Operating Temperature Range, °C0 to 700 to 70-40 to 85-40 to 85
Power, mW1450145014501450
SFDR, dB100100100100
SINAD, dB77.177.177.177.1
SNR, dB77.177.177.177.1
Simultaneousnononono
Speed, ksps160000160000160000160000
Supply Voltage Range3.3V3.3V3.3V3.3V

Plan ecológico

LTC2209CUP#PBFLTC2209CUP#TRPBFLTC2209IUP#PBFLTC2209IUP#TRPBF
RoHSObedienteObedienteObedienteObediente

Notas de Diseño

  • Understanding the Effect of Clock Jitter on High Speed ADCs &mdash DN1013
    PDF, 115 Kb, Archivo publicado: agosto 28, 2007
    Extracto del documento

Linea modelo

Clasificación del fabricante

  • Data Conversion > Analog-to-Digital Converters (ADC) > High Speed ADCs (Fs >=10Msps)