Datasheet Linear Technology LTC2418 — Ficha de datos

FabricanteLinear Technology
SerieLTC2418

ADC Delta Sigma de 8/16 canales de 24 bits sin latencia

Hojas de datos

Datasheet LTC2414, LTC2418
PDF, 892 Kb, Idioma: en, Archivo subido: agosto 21, 2017, Páginas: 50
8-/16-Channel 24-Bit No Latency ∆ΣTM ADCs
Extracto del documento

Precios

Embalaje

LTC2418CGN#PBFLTC2418CGN#TRPBFLTC2418IGN#PBFLTC2418IGN#TRPBF
N1234
PackageSSOP-28
Dibujo del esquema del paquete
SSOP-28
Dibujo del esquema del paquete
SSOP-28
Dibujo del esquema del paquete
SSOP-28
Dibujo del esquema del paquete
Package CodeGNGNGNGN
Package Index05-08-1641 (GN28)05-08-1641 (GN28)05-08-1641 (GN28)05-08-1641 (GN28)
Pin Count28282828

Paramétricos

Parameters / ModelsLTC2418CGN#PBFLTC2418CGN#TRPBFLTC2418IGN#PBFLTC2418IGN#TRPBF
ADC INL, LSB33.533.533.533.5
ADCs1111
ArchitectureDelta SigmaDelta SigmaDelta SigmaDelta Sigma
Bipolar/Unipolar InputUnipolarUnipolarUnipolarUnipolar
Bits, bits24242424
Number of Channels16161616
DNL, LSB1111
Demo BoardsDC571ADC571ADC571ADC571A
Design ToolsLinduino FileLinduino FileLinduino FileLinduino File
Export Controlnononono
FeaturesNo LatencyNo LatencyNo LatencyNo Latency
I/OSerial SPISerial SPISerial SPISerial SPI
INL ppm, ppm2222
Input DriveDifferential, Single-EndedDifferential, Single-EndedDifferential, Single-EndedDifferential, Single-Ended
Input SpanВ±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)В±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)В±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)В±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)
Internal Referencenononono
Operating Temperature Range, °C0 to 700 to 70-40 to 85-40 to 85
Power, mW1111
Simultaneousnononono
Speed, ksps0.00750.00750.00750.0075
Supply Voltage Range2.7V to 5.5V2.7V to 5.5V2.7V to 5.5V2.7V to 5.5V

Plan ecológico

LTC2418CGN#PBFLTC2418CGN#TRPBFLTC2418IGN#PBFLTC2418IGN#TRPBF
RoHSObedienteObedienteObedienteObediente

Otras opciones

LTC2414 LTC2414

Notas de aplicación

  • Delta Sigma ADC Bridge Measurement Techniques &mdash AN96
    PDF, 232 Kb, Archivo publicado: enero 17, 2005
    AN96 features several applications that demonstrate how to take full advantage of Linear Technology's delta sigma ADCs when interfacing to sensors. In many cases, signal conditioning can be greatly simplified or eliminated completely. This note explains where it is appropriate to use amplifiers and how to optimize amplifier gain. Also included are discussions on measuring effective number of bits (ENOB) and the relationship to instrument performance, frequency response of delta sigma ADCs, and test techniques. C source code for all of the applications is included to aid firmware development.
    Extracto del documento

Notas de Diseño

  • 16-Channel, 24-Bit О”ОЈ ADC Provides Small, Flexible and Accurate Solutions for Data Acquisition &mdash DN297
    PDF, 106 Kb, Archivo publicado: oct 2, 2002
    Extracto del documento
  • Powering Altera Arria 10 FPGA and Arria 10 SoC: Tested and Verified Power Management Solutions &mdash DN549
    PDF, 1.6 Mb, Archivo publicado: feb 19, 2016
    Extracto del documento

Artículos

  • Avoid Debugging Cycles in Power Management for FPGA, GPU and ASIC Systems &mdash LT Journal
    PDF, 3.2 Mb, Archivo publicado: agosto 25, 2016
    Extracto del documento

Linea modelo

Clasificación del fabricante

  • Data Conversion > Analog-to-Digital Converters (ADC) > Precision ADCs (Fs < 10Msps) > Multi Channel ADCs