Datasheet AD9273 (Analog Devices) - 3

FabricanteAnalog Devices
DescripciónOctal LNA/VGA/AAF/ADC and Crosspoint Switch
Páginas / Página48 / 3 — AD9273. PRODUCT HIGHLIGHTS
RevisiónB
Formato / tamaño de archivoPDF / 928 Kb
Idioma del documentoInglés

AD9273. PRODUCT HIGHLIGHTS

AD9273 PRODUCT HIGHLIGHTS

Línea de modelo para esta hoja de datos

Versión de texto del documento

AD9273
The AD9273 requires a LVPECL-/CMOS-/LVDS-compatible Fabricated in an advanced CMOS process, the AD9273 is sample rate clock for full performance operation. No external available in a 16 mm × 16 mm, RoHS compliant, 100-lead reference or driver components are required for many TQFP or a 144-ball BGA. It is specified over the industrial applications. temperature range of −40°C to +85°C. The ADC automatically multiplies the sample rate clock for
PRODUCT HIGHLIGHTS
the appropriate LVDS serial data rate. A data clock (DCO±) for 1. Small Footprint. Eight channels are contained in a small, capturing data on the output and a frame clock (FCO±) trigger space-saving package. A full TGC path, ADC, and crosspoint for signaling a new output byte are provided. switch contained within a 100-lead, 16 mm × 16 mm TQFP or Powering down individual channels is supported to increase a 144-ball BGA. battery life for portable applications. There is also a standby 2. Low Power of 109 mW per Channel at 40 MSPS. mode option that allows quick power-up for power cycling. In 3. Integrated Crosspoint Switch. This switch allows numerous CW Doppler operation, the VGA, AAF, and ADC are powered multichannel configuration options to enable the CW down. The power of the time gain control (TGC) path scales Doppler mode. with selectable speed grades. 4. Ease of Use. A data clock output (DCO±) operates up to The ADC contains several features designed to maximize flexibility 300 MHz and supports double data rate (DDR) operation. and minimize system cost, such as a programmable clock, data 5. User Flexibility. Serial port interface (SPI) control offers a wide alignment, and programmable digital test pattern generation. The range of flexible features to meet specific system requirements. digital test patterns include built-in fixed patterns, built-in 6. Integrated Second-Order Antialiasing Filter. This filter is pseudorandom patterns, and custom user-defined test patterns placed between the VGA and the ADC and is programmable entered via the serial port interface. from 8 MHz to 18 MHz. Rev. B | Page 3 of 48 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY PRODUCT HIGHLIGHTS SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ADC TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL IMPEDANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ULTRASOUND CHANNEL OVERVIEW Low Noise Amplifier (LNA) Recommendation Active Impedance Matching LNA Noise INPUT OVERDRIVE Input Overload Protection CW DOPPLER OPERATION Crosspoint Switch TGC OPERATION Variable Gain Amplifier Gain Control VGA Noise Antialiasing Filter ADC CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation and Power-Down Mode Digital Outputs and Timing SDIO Pin SCLK Pin CSB Pin RBIAS Pin Voltage Reference Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations SERIAL PORT INTERFACE (SPI) HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP TABLE Caution RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS OUTLINE DIMENSIONS ORDERING GUIDE