Datasheet ADAU1788 (Analog Devices) - 3

FabricanteAnalog Devices
DescripciónTwo ADCs, One DAC, Low Power Codec with Audio DSPs
Páginas / Página226 / 3 — Data Sheet. ADAU1788
Formato / tamaño de archivoPDF / 3.0 Mb
Idioma del documentoInglés

Data Sheet. ADAU1788

Data Sheet ADAU1788

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 56 link to page 58 link to page 58 link to page 58 link to page 58 link to page 58 link to page 59 link to page 66 link to page 66 link to page 66 link to page 66 link to page 67 link to page 67 link to page 68 link to page 69 link to page 69 link to page 70 link to page 70 link to page 72 link to page 73 link to page 74 link to page 75 link to page 76 link to page 76 link to page 77 link to page 77 link to page 77 link to page 77 link to page 78 link to page 78 link to page 78 link to page 79 link to page 79 link to page 80 link to page 80 link to page 81 link to page 82 link to page 82 link to page 83 link to page 84 link to page 84 link to page 84 link to page 85 link to page 85 link to page 85 link to page 86 link to page 86 link to page 87 link to page 88 link to page 88 link to page 89 link to page 89 link to page 90 link to page 90 link to page 91 link to page 92 link to page 93 link to page 94 link to page 95 link to page 96 link to page 96 link to page 97 link to page 98 link to page 99 link to page 100 link to page 100 link to page 101 link to page 101 link to page 101 link to page 101 link to page 102 link to page 102 link to page 103 link to page 104 link to page 105 link to page 106 link to page 108 link to page 109 link to page 110 link to page 112
Data Sheet ADAU1788
Serial Data Port .. 56 PGA Channel 0 Gain Control MSBs, Mute, Boost, and Slew Applications Information ... 58 Register ... 84 Power Supply Bypass Capacitors ... 58 PGA Channel 0 Gain Control LSBs Register .. 84 Layout ... 58 PGA Channel 1 Gain Control MSBs, Mute, Boost, and Slew Register ... 85 Grounding .. 58 PGA Channel 1 Gain Control LSBs Register .. 85 PCB Stackup .. 58 PGA Slew Rate and Gain Link Register ... 86 Register Summary ... 59 Microphone Bias Level and Current Register ... 86 Register Details .. 66 DMIC Clock Rate Control Register.. 87 Analog Devices Vendor ID Register ... 66 Digital Microphone Channel 0 and Channel 1 Rate, Order, Device ID Registers ... 66 Mapping, and Edge Control Register ... 88 Revision Code Register .. 66 Digital Microphone Channel 2 and Channel 3 Rate, Order, ADC, DAC, and Headphone Power Controls Register.. 67 Mapping, and Edge Control Register ... 89 PLL, Microphone Bias, and PGA Power Controls Register ... 67 DMIC Volume Options Register... 90 Digital Microphone Power Controls Register ... 68 Digital Microphone Channel Mute Controls Register ... 90 Serial Port, PDM Output, and Digital Microphone Clock Digital Microphone Channel 0 Volume Control Register ... 91 Power Controls Register ... 69 Digital Microphone Channel 1 Volume Control Register ... 92 DSP Power Controls Register .. 70 Digital Microphone Channel 2 Volume Control Register ... 93 ASRC Power Controls Register ... 70 Digital Microphone Channel 3 Volume Control Register ... 94 Interpolator Power Controls Register .. 72 DAC Sample Rate, Filtering, and Power Controls Register... 95 Decimator Power Controls Register ... 73 DAC Volume Lunk, High-Pass Filter, and Mute Controls State Retention Controls Register ... 74 Register ... 96 Chip Power Control Register ... 75 DAC Channel 0 Volume Register ... 97 Clock Control Register ... 76 DAC Channel 0 Routing Register ... 98 PLL Input Divider Register .. 76 Headphone Control Register ... 99 PLL Feedback Integer Divider (MSBs) Register ... 77 Fast to Slow Decimator Sample Rates Channel 0 and Channel 1 PLL Feedback Integer Divider (LSBs) Register ... 77 Register .. 100 PLL Fractional Numerator Value (MSBs) Register .. 77 Fast to Slow Decimator Sample Rates Channel 2 and Channel 3 Register .. 101 PLL Fractional Numerator Value (LSBs) Register .. 77 Fast to Slow Decimator Sample Rates Channel 4 and Channel 5 PLL Fractional Denominator (MSBs) Register ... 78 Register .. 101 PLL Fractional Denominator (LSBs) Register ... 78 Fast to Slow Decimator Sample Rates Channel 6 and Channel 7 PLL Update Register ... 78 Register .. 102 ADC Sample Rate Control Register ... 79 Fast to Slow Decimator Channel 0 Input Routing Register ... 103 ADC IBIAS Controls Register ... 79 Fast to Slow Decimator Channel 1 Input Routing Register ... 104 ADC High-Pass Filter Control Register ... 80 Fast to Slow Decimator Channel 2 Input Routing Register ... 105 ADC Mute and Compensation Control Register ... 80 Fast to Slow Decimator Channel 3 Input Routing Register ... 106 Analog Input Precharge Time Register .. 81 Fast to Slow Decimator Channel 4 Input Routing Register ... 108 ADC Channel Mutes Register ... 82 Fast to Slow Decimator Channel 5 Input Routing Register ... 109 ADC Channel 0 Volume Control Register .. 82 Fast to Slow Decimator Channel 6 Input Routing Register ... 110 ADC Channel 1 Volume Control Register .. 83 Fast to Slow Decimator Channel 7 Input Routing Register ... 112 Rev. 0 | Page 3 of 226 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS ANALOG PERFORMANCE SPECIFICATIONS CRYSTAL AMPLIFIER SPECIFICATIONS DIGITAL INPUT AND OUTPUT SPECIFICATIONS POWER SUPPLY SPECIFICATIONS POWER-DOWN CURRENT TYPICAL POWER CONSUMPTION DIGITAL FILTERS DIGITAL TIMING SPECIFICATIONS Digital Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS SYSTEM BLOCK DIAGRAM THEORY OF OPERATION SYSTEM CLOCKING AND POWER-UP POWER-DOWN OPERATION AND OPTIONS EXAMPLE ADC TO DAC POWER-UP DVDD LDO REGULATOR CLOCK INITIALIZATION PLL Enabled Setup Control Port Access During Initialization PLL PLL Bypass Operation Input Clock Divider Integer Mode Fractional Mode MULTICHIP PHASE SYNCHRONIZATION CLOCK OUTPUT POWER SUPPLY SEQUENCING Power-Down Considerations SIGNAL ROUTING INPUT SIGNAL PATHS ANALOG INPUTS Phase Difference Various Signal Path ADAU1788 Input Impedance Analog Microphone Inputs Analog Line Inputs Precharging Input Capacitors Microphone Bias PGAs DIGITAL MICROPHONE INPUTS Digital Microphone Volume Control ADCs ADC Full-Scale Level Digital ADC Volume Control Filtering OUTPUT SIGNAL PATHS ANALOG OUTPUTS Headphone Output Line Output Pop and Click Suppression DAC DAC Full-Scale Level Digital DAC Volume Control and Filtering PDM OUTPUTS PDM Outputs Full-Scale Level PDM Outputs Volume Control and Filtering ASRCs INTERPOLATION AND DECIMATION BLOCKS SIGNAL LEVELS FastDSP CORE INSTRUCTIONS FILTER PRECISION FLAGS AND CONDITIONAL EXECUTION INPUT SOURCES POWER AND RUN CONTROL DATA MEMORY PARAMETERS PARAMETER BANK SWITCHING PARAMETER BANK COPYING PARAMETER MEMORY ACCESS FastDSP PARAMETER SAFELOAD SigmaDSP CORE SIGNAL PROCESSING DETAILS Program Counter Watchdog Features Numeric Formats Numeric Format 5.23 Programming READ/WRITE DATA FORMATS SOFTWARE SAFELOAD FastDSP SAFELOAD PROGRAM RAM, PARAMETER RAM, AND DATA RAM PROGRAM RAM PARAMETER RAM DATA RAM POWER SAVING OPTIONS ADC BIAS CURRENT CONTROL DAC BIAS CURRENT CONTROL DAC LOW POWER MODES PLL BYPASS SigmaDSP CLOCK SPEED CONTROL ASYNCHRONOUS SAMPLE RATE CONVERTERS LOW POWER MODES CONTROL PORT BURST MODE COMMUNICATION READING AND WRITING TO MEMORIES I2C PORT Addressing I2C Read and Write Operations SPI PORT R/ Subaddress Data Bytes MULTIPURPOSE PINS Interrupts Pin Controls SERIAL DATA PORT APPLICATIONS INFORMATION POWER SUPPLY BYPASS CAPACITORS LAYOUT GROUNDING PCB STACKUP REGISTER SUMMARY REGISTER DETAILS ANALOG DEVICES VENDOR ID REGISTER DEVICE ID REGISTERS REVISION CODE REGISTER ADC, DAC, AND HEADPHONE POWER CONTROLS REGISTER PLL, MICROPHONE BIAS, AND PGA POWER CONTROLS REGISTER DIGITAL MICROPHONE POWER CONTROLS REGISTER SERIAL PORT, PDM OUTPUT, AND DIGITAL MICROPHONE CLOCK POWER CONTROLS REGISTER DSP POWER CONTROLS REGISTER ASRC POWER CONTROLS REGISTER INTERPOLATOR POWER CONTROLS REGISTER DECIMATOR POWER CONTROLS REGISTER STATE RETENTION CONTROLS REGISTER CHIP POWER CONTROL REGISTER CLOCK CONTROL REGISTER PLL INPUT DIVIDER REGISTER PLL FEEDBACK INTEGER DIVIDER (MSBs) REGISTER PLL FEEDBACK INTEGER DIVIDER (LSBs) REGISTER PLL FRACTIONAL NUMERATOR VALUE (MSBs) REGISTER PLL FRACTIONAL NUMERATOR VALUE (LSBs) REGISTER PLL FRACTIONAL DENOMINATOR (MSBs) REGISTER PLL FRACTIONAL DENOMINATOR (LSBs) REGISTER PLL UPDATE REGISTER ADC SAMPLE RATE CONTROL REGISTER ADC IBIAS CONTROLS REGISTER ADC HIGH-PASS FILTER CONTROL REGISTER ADC MUTE AND COMPENSATION CONTROL REGISTER ANALOG INPUT PRECHARGE TIME REGISTER ADC CHANNEL MUTES REGISTER ADC CHANNEL 0 VOLUME CONTROL REGISTER ADC CHANNEL 1 VOLUME CONTROL REGISTER PGA CHANNEL 0 GAIN CONTROL MSBs, MUTE, BOOST, AND SLEW REGISTER PGA CHANNEL 0 GAIN CONTROL LSBs REGISTER PGA CHANNEL 1 GAIN CONTROL MSBs, MUTE, BOOST, AND SLEW REGISTER PGA CHANNEL 1 GAIN CONTROL LSBs REGISTER PGA SLEW RATE AND GAIN LINK REGISTER MICROPHONE BIAS LEVEL AND CURRENT REGISTER DMIC CLOCK RATE CONTROL REGISTER DIGITAL MICROPHONE CHANNEL 0 AND CHANNEL 1 RATE, ORDER, MAPPING, AND EDGE CONTROL REGISTER DIGITAL MICROPHONE CHANNEL 2 AND CHANNEL 3 RATE, ORDER, MAPPING, AND EDGE CONTROL REGISTER DMIC VOLUME OPTIONS REGISTER DIGITAL MICROPHONE CHANNEL MUTE CONTROLS REGISTER DIGITAL MICROPHONE CHANNEL 0 VOLUME CONTROL REGISTER DIGITAL MICROPHONE CHANNEL 1 VOLUME CONTROL REGISTER DIGITAL MICROPHONE CHANNEL 2 VOLUME CONTROL REGISTER DIGITAL MICROPHONE CHANNEL 3 VOLUME CONTROL REGISTER DAC SAMPLE RATE, FILTERING, AND POWER CONTROLS REGISTER DAC VOLUME LUNK, HIGH-PASS FILTER, AND MUTE CONTROLS REGISTER DAC CHANNEL 0 VOLUME REGISTER DAC CHANNEL 0 ROUTING REGISTER HEADPHONE CONTROL REGISTER FAST TO SLOW DECIMATOR SAMPLE RATES CHANNEL 0 AND CHANNEL 1 REGISTER FAST TO SLOW DECIMATOR SAMPLE RATES CHANNEL 2 AND CHANNEL 3 REGISTER FAST TO SLOW DECIMATOR SAMPLE RATES CHANNEL 4 AND CHANNEL 5 REGISTER FAST TO SLOW DECIMATOR SAMPLE RATES CHANNEL 6 AND CHANNEL 7 REGISTER FAST TO SLOW DECIMATOR CHANNEL 0 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 1 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 2 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 3 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 4 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 5 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 6 INPUT ROUTING REGISTER FAST TO SLOW DECIMATOR CHANNEL 7 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR SAMPLE RATES CHANNEL 0/CHANNEL 1 REGISTER SLOW TO FAST INTERPOLATOR SAMPLE RATES CHANNEL 2/CHANNEL 3 REGISTER SLOW TO FAST INTERPOLATOR SAMPLE RATES CHANNEL 4/CHANNEL 5 REGISTER SLOW TO FAST INTERPOLATOR SAMPLE RATES CHANNEL 6/CHANNEL 7 REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 0 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 1 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 2 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 3 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 4 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 5 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 6 INPUT ROUTING REGISTER SLOW TO FAST INTERPOLATOR CHANNEL 7 INPUT ROUTING REGISTER INPUT ASRC CONTROL, SOURCE, AND RATE SELECTION REGISTER INPUT ASRC CHANNEL 0 AND CHANNEL 1 INPUT ROUTING REGISTER INPUT ASRC CHANNEL 2 AND CHANNEL 3 INPUT ROUTING REGISTER OUTPUT ASRC CONTROL REGISTER OUTPUT ASRC CHANNEL 0 INPUT ROUTING REGISTER OUTPUT ASRC CHANNEL 1 INPUT ROUTING REGISTER OUTPUT ASRC CHANNEL 2 INPUT ROUTING REGISTER OUTPUT ASRC CHANNEL 3 INPUT ROUTING REGISTER FastDSP RUN REGISTER FastDSP CURRENT BANK AND BANK RAMPING CONTROLS REGISTER FastDSP BANK RAMPING STOP POINT REGISTER FastDSP BANK COPYING REGISTER FastDSP FRAME RATE SOURCE REGISTER FastDSP FIXED RATE DIVISION MSBs REGISTER FastDSP FIXED RATE DIVISION LSBs REGISTER FastDSP MODULO N COUNTER FOR LOWER RATE CONDITIONAL EXECUTION REGISTER FastDSP GENERIC CONDITIONAL EXECUTION REGISTERS FastDSP SAFELOAD ADDRESS REGISTER FastDSP SAFELOAD PARAMETER 0 VALUE REGISTERS FastDSP SAFELOAD PARAMETER 1 VALUE REGISTERS FastDSP SAFELOAD PARAMETER 2 VALUE REGISTERS FastDSP SAFELOAD PARAMETER 3 VALUE REGISTERS FastDSP SAFELOAD PARAMETER 4 VALUE REGISTERS FastDSP SAFELOAD UPDATE REGISTER SigmaDSP FRAME RATE SOURCE SELECT REGISTER SigmaDSP RUN REGISTER SigmaDSP WATCHDOG CONTROLS REGISTER SigmaDSP WATCHDOG VALUE REGISTERS SigmaDSP MODULO DATA MEMORY START POSITION REGISTERS SigmaDSP FIXED FRAME RATE DIVISOR REGISTERS SigmaDSP SET INTERRUPTS REGISTER MULTIPURPOSE PIN 0/PIN 1 MODE SELECT REGISTER MULTIPURPOSE PIN 2/PIN 3 MODE SELECT REGISTER MULTIPURPOSE PIN 4/PIN 5 MODE SELECT REGISTER MULTIPURPOSE PIN 6/PIN 7 MODE SELECT REGISTER MULTIPURPOSE PIN 8/PIN 9 MODE SELECT REGISTER MULTIPURPOSE PIN 10 MODE SELECT REGISTER GENERAL-PURPOSE INPUT DEBOUNCE CONTROL AND MASTER CLOCK OUTPUT RATE SELECTION REGISTER GENERAL-PURPOSE OUTPUTS CONTROL PIN 0 TO PIN 7 REGISTER GENERAL-PURPOSE OUTPUTS CONTROL PINS 8 TO PIN 10 REGISTER FSYNC_0 PIN CONTROLS REGISTER BCLK_0 PIN CONTROLS REGISTER SDATAO_0 PIN CONTROL REGISTER SDATAI_0 PIN CONTROLS REGISTER MP3 PIN CONTROLS REGISTER MP4 PIN CONTROLS REGISTER MP5 PIN CONTROLS REGISTER MP6 PIN CONTROLS REGISTER DMIC_CLK0 PIN CONTROLS REGISTER DMIC_CLK1 PIN CONTROLS REGISTER DMIC01 PIN CONTROLS REGISTER DMIC23 PIN CONTROLS REGISTER SDA/MISO PIN CONTROLS REGISTER IRQ SIGNALING AND CLEARING REGISTER IRQ1 MASKING REGISTERS IRQ2 MASKING REGISTERS CHIP RESETS REGISTER FastDSP CURRENT LAMBDA REGISTER CHIP STATUS 1 REGISTER CHIP STATUS 2 REGISTER GENERAL-PURPOSE INPUT READ 0 TO INPUT READ 7 REGISTER GENERAL-PURPOSE INPUT READ 8 TO INPUT READ 10 REGISTER DSP STATUS REGISTER IRQ1 STATUS 1 REGISTER IRQ1 STATUS 2 REGISTER IRQ1 STATUS 3 REGISTER IRQ2 STATUS 1 REGISTER IRQ2 STATUS 2 REGISTER IRQ2 STATUS 3 REGISTER SERIAL PORT 0 CONTROL 1 REGISTER SERIAL PORT 0 CONTROL 2 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 0 (LEFT) REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 1 (RIGHT) REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 2 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 3 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 4 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 5 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 6 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 7 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 8 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 9 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 10 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 11 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 12 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 13 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 14 REGISTER SERIAL PORT 0 OUTPUT ROUTING SLOT 15 REGISTER PDM SAMPLE RATE AND FILTERING CONTROL REGISTER PDM MUTING, HIGH-PASS, AND VOLUME OPTIONS REGISTER PDM OUTPUT CHANNEL 0 VOLUME REGISTER PDM OUTPUT CHANNEL 1 VOLUME REGISTER PDM OUTPUT CHANNEL 0 ROUTING REGISTER PDM OUTPUT CHANNEL 1 ROUTING REGISTER OUTLINE DIMENSIONS ORDERING GUIDE