Datasheet ADAS1000-3, ADAS1000-4 (Analog Devices) - 4

FabricanteAnalog Devices
DescripciónLow Power, Three Electrode Electrocardiogram (ECG) Analog Front End
Páginas / Página80 / 4 — ADAS1000-3/ADAS1000-4. Data Sheet. FUNCTIONAL BLOCK DIAGRAM. REFIN REFOUT …
RevisiónB
Formato / tamaño de archivoPDF / 1.7 Mb
Idioma del documentoInglés

ADAS1000-3/ADAS1000-4. Data Sheet. FUNCTIONAL BLOCK DIAGRAM. REFIN REFOUT CAL_DAC_IO. RLD_SJ. RLD_OUT CM_IN. CM_OUT/WCT. SHIELD. AVDD

ADAS1000-3/ADAS1000-4 Data Sheet FUNCTIONAL BLOCK DIAGRAM REFIN REFOUT CAL_DAC_IO RLD_SJ RLD_OUT CM_IN CM_OUT/WCT SHIELD AVDD

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 55
ADAS1000-3/ADAS1000-4 Data Sheet FUNCTIONAL BLOCK DIAGRAM REFIN REFOUT CAL_DAC_IO RLD_SJ RLD_OUT CM_IN CM_OUT/WCT SHIELD AVDD IOVDD DRIVEN LEAD VREF AMP SHIELD DRIVE ADCVDD ADCVDD, DVDD AMP 1.8V CALIBRATION DVDD + REGULATORS DAC VCM_REF (1.3V) RESPIRATION DAC COMMON- MODE AMP AC LEAD-OFF DAC AC LEAD-OFF 10kΩ DETECTION BUFFER PACE CS MUXES DETECTION 3× ECG PATH SCLK ELECTRODES SDI ×3 FILTERS, AMP ADC CONTROL, SDO AND INTERFACE DRDY LOGIC GPIO0/MCS GPIO1/MSCLK GPIO2/MSDO EXT_RESP_LA GPIO3 AMP ADC EXT_RESP_LL EXT_RESP_RA CLOCK GEN/OSC/ RESPIRATION PATH EXTERNAL CLK CLK_IO ADAS1000-4 SOURCE
001 7-
XTAL1 XTAL2
1099 Figure 1. ADAS1000-4 3-Channel Full Featured Model
Table 1. Overview of Features Available from ADAS1000 Ge nerics Pace Shield Master Package Generic ECG Operation Right Leg Drive Respiration Detection Driver Interface1 Option
ADAS1000 5 ECG channels Master/slave Yes Yes Yes Yes Yes LFCSP, LQFP ADAS1000-1 5 ECG channels Master/slave Yes Yes Yes LFCSP ADAS1000-22 5 ECG channels Slave LFCSP, LQFP ADAS1000-3 3 ECG channels Master/slave Yes Yes Yes LFCSP, LQFP ADAS1000-4 3 ECG channels Master/slave Yes Yes Yes Yes Yes LFCSP, LQFP 1 Master interface is provided for users wishing to utilize their own digital pace algorithm; see the Secondary Serial Interface section. 2 This is a companion device for increased channel count purposes. It has a subset of features and is not intended for standalone use. It may be used in conjunction with any master device. Rev. B | Page 4 of 80 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS NOISE PERFORMANCE TIMING CHARACTERISTICS Standard Serial Interface Secondary Serial Interface (Master Interface for Customer-Based Digital Pace Algorithm) ADAS1000-4 Only ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS APPLICATIONS INFORMATION OVERVIEW ECG INPUTS—ELECTRODES/LEADS ECG CHANNEL ELECTRODE/LEAD FORMATION AND INPUT STAGE CONFIGURATION Analog Lead Mode and Calculation Digital Lead Mode and Calculation Electrode Mode: Single-Ended Input Electrode Configuration Electrode Mode: Common Electrode A and Common Electrode B Configurations DEFIBRILLATOR PROTECTION ESIS FILTERING ECG PATH INPUT MULTIPLEXING COMMON-MODE SELECTION AND AVERAGING WILSON CENTRAL TERMINAL (WCT) RIGHT LEG DRIVE/REFERENCE DRIVE CALIBRATION DAC GAIN CALIBRATION LEAD-OFF DETECTION DC Lead-Off Detection DC Lead-Off and High Gains AC Lead-Off Detection ADC Out of Range SHIELD DRIVER RESPIRATION (ADAS1000-4 MODEL ONLY) Internal Respiration Capacitors External Respiration Path External Respiration Capacitors Respiration Carrier Frequency EVALUATING RESPIRATION PERFORMANCE PACING ARTIFACT DETECTION FUNCTION (ADAS1000-4 ONLY) Choice of Leads Detection Algorithm Overview Pace Edge Threshold Pace Level Threshold Pace Amplitude Threshold Pace Validation Filters Pace Width Filter BIVENTRICULAR PACERS PACE DETECTION MEASUREMENTS EVALUATING PACE DETECTION PERFORMANCE PACE WIDTH PACE LATENCY PACE DETECTION VIA SECONDARY SERIAL INTERFACE FILTERING VOLTAGE REFERENCE GANG MODE OPERATION Master/Slave Synchronizing Devices Calibration Common Mode Right Leg Drive Sequencing Devices into Gang Mode INTERFACING IN GANG MODE SERIAL INTERFACES STANDARD SERIAL INTERFACE Write Mode Write/Read Data Format Data Frames/Packets Read Mode Serial Clock Rate Data Rate and Skip Mode Data Ready (DRDY) Detecting Missed Conversion Data CRC Word Clocks SECONDARY SERIAL INTERFACE RESET PD FUNCTION SPI OUTPUT FRAME STRUCTURE (ECG AND STATUS DATA) SPI REGISTER DEFINITIONS AND MEMORY MAP CONTROL REGISTERS DETAILS INTERFACE EXAMPLES Example 1: Initialize the Device for ECG Capture and Start Streaming Data Example 2: Enable Respiration and Stream Conversion Data (Applies to ADAS1000-4 Only) Example 3: DC Lead-Off and Stream Conversion Data Example 4: Configure 150 Hz Test Tone Sine Wave on Each ECG Channel and Stream Conversion Data Example 5: Enable Pace Detection and Stream Conversion Data (Applies to ADAS1000-4 Only) Example 6: Writing to Master and Slave Devices and Streaming Conversion Data Slave Configuration (ADAS1000-3) Master Configuration (ADAS1000) SOFTWARE FLOWCHART POWER SUPPLY, GROUNDING, AND DECOUPLING STRATEGY AVDD ADCVDD AND DVDD SUPPLIES UNUSED PINS/PATHS LAYOUT RECOMMENDATIONS OUTLINE DIMENSIONS ORDERING GUIDE