Datasheet ADCMP604, ADCMP605 (Analog Devices) - 5

FabricanteAnalog Devices
DescripciónRail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
Páginas / Página14 / 5 — Data Sheet. ADCMP604/ADCMP605. TIMING INFORMATION. 1.1V. LATCH ENABLE. …
RevisiónC
Formato / tamaño de archivoPDF / 357 Kb
Idioma del documentoInglés

Data Sheet. ADCMP604/ADCMP605. TIMING INFORMATION. 1.1V. LATCH ENABLE. tPL. DIFFERENTIAL. VIN. VN ± VOS. INPUT VOLTAGE. VOD. tPDL. tPLOH

Data Sheet ADCMP604/ADCMP605 TIMING INFORMATION 1.1V LATCH ENABLE tPL DIFFERENTIAL VIN VN ± VOS INPUT VOLTAGE VOD tPDL tPLOH

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 5 link to page 5 link to page 5
Data Sheet ADCMP604/ADCMP605 TIMING INFORMATION
Figure 2 il ustrates the ADCMP604/ADCMP605 latch timing relationships. Table 2 provides definitions of the terms shown in Figure 2.
1.1V LATCH ENABLE tS tPL tH DIFFERENTIAL VIN VN ± VOS INPUT VOLTAGE VOD tPDL tPLOH Q OUTPUT 50% tF tPDH 50% Q OUTPUT t
025
PLOL
05916-
tR
Figure 2. System Timing Diagram
Table 2. Timing Descriptions Symbol Timing Description
tPDH Input-to-Output High Delay Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output low-to-high transition. tPDL Input-to-Output Low Delay Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output high-to-low transition. tPLOH Latch Enable-to-Output High Delay Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output low-to-high transition. tPLOL Latch Enable-to-Output Low Delay Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output high-to-low transition. tH Minimum Hold Time Minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged to be acquired and held at the outputs. tPL Minimum Latch Enable Pulse Width Minimum time that the latch enable signal must be high to acquire an input signal change. tS Minimum Setup Time Minimum time before the negative transition of the latch enable signal occurs that an input signal change must be present to be acquired and held at the outputs. tR Output Rise Time Amount of time required to transition from a low to a high output as measured at the 20% and 80% points. tF Output Fall Time Amount of time required to transition from a high to a low output as measured at the 20% and 80% points. VOD Voltage Overdrive Difference between the input voltages, VA and VB. Rev. C | Page 5 of 14 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ELECTRICAL CHARACTERISTICS TIMING INFORMATION ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS APPLICATIONS INFORMATION POWER/GROUND LAYOUT AND BYPASSING LVDS-COMPATIBLE OUTPUT STAGE USING/DISABLING THE LATCH FEATURE OPTIMIZING PERFORMANCE COMPARATOR PROPAGATION DELAY DISPERSION COMPARATOR HYSTERESIS CROSSOVER BIAS POINTS MINIMUM INPUT SLEW RATE REQUIREMENT TYPICAL APPLICATION CIRCUITS OUTLINE DIMENSIONS ORDERING GUIDE