Datasheet GD32E507xx (GigaDevice) - 9

FabricanteGigaDevice
DescripciónArm Cortex-M33 32-bit MCU
Páginas / Página96 / 9 — Device overview. 2.1. Device information. Table 2-1. GD32E507xx devices …
Formato / tamaño de archivoPDF / 2.8 Mb
Idioma del documentoInglés

Device overview. 2.1. Device information. Table 2-1. GD32E507xx devices features and peripheral list. GD32E507xx. Part Number

Device overview 2.1 Device information Table 2-1 GD32E507xx devices features and peripheral list GD32E507xx Part Number

Línea de modelo para esta hoja de datos

Versión de texto del documento

GD32E507xx Datasheet
2. Device overview 2.1. Device information Table 2-1. GD32E507xx devices features and peripheral list GD32E507xx Part Number RC RE VC VE ZC ZE FLASH (KB)
256 512 256 512 256 512
SRAM (KB)
96 128 96 128 96 128
General
3 9 3 9 3 9
timer(16-bit)
(2-4) (2-4,8-13) (2-4) (2-4,8-13) (2-4) (2-4,8-13)
General
1 1 1 1 1 1
timer(32-bit)
(1) (1) (1) (1) (1) (1)
Advanced
1 2 1 2 2 2
rs
(
0
) (0,7) (
0
) (0,7) (0,7) (0,7)
e timer(16-bit) m Ti SysTick
1 1 1 1 1 1
Basic
2 2 2 2 2 2
timer(16-bit)
(5-6) (5-6) (5-6) (5-6) (5-6) (5-6)
SHRTIMER
1 1 1 1 1 1
Watchdog
2 2 2 2 2 2
RTC
1 1 1 1 1 1 4 4 4 4 4 4
USART
(0-2,5) (0-2,5) (0-2,5) (0-2,5) (0-2,5) (0-2,5) 2 2 2 2 2 2
UART
(3-4) (3-4) (3-4) (3-4) (3-4) (3-4)

3 3 3 3 3 3
ity I2C tiv
(0-2) (0-2) (0-2) (0-2) (0-2) (0-2)
c e
3/2 3/2 3/2 3/2 3/2 3/2
SPI/I2S Conn
(0-2)/(1-2) (0-2)/(1-2) (0-2)/(1-2) (0-2)/(1-2) (0-2)/(1-2) (0-2)/(1-2)
Ethernet
1 1 1 1 1 1 3 3 3 3 3 3
CAN
(0-2) (0-2) (0-2) (0-2) (0-2) (0-2)
USBHS
1 1 1 1 1 1
GPIO
51 51 80 80 112 112
EXMC
0 0 1 1 1 1
DAC
2 2 2 2 2 2
CMP
3 3 3 3 3 3
TMU
1 1 1 1 1 1
Units
2 2 2 2 2 2
ADC Channels
16 16 16 16 16 16
Package
LQFP64 LQFP100 LQFP144 8 Document Outline Table of Contents List of Figures List of Tables 1. General description 2. Device overview 2.1. Device information 2.2. Block diagram 2.3. Pinouts and pin assignment 2.4. Memory map 2.5. Clock tree 2.6. Pin definitions 2.6.1. GD32E507Zx LQFP144 pin definitions 2.6.2. GD32E507Vx LQFP100 pin definitions 2.6.3. GD32E507Rx LQFP64 pin definitions 3. Functional description 3.1. Arm® Cortex®-M33 core 3.2. Embedded memory 3.3. Clock, reset and supply management 3.4. Boot modes 3.5. Power saving modes 3.6. Analog to digital converter (ADC) 3.7. Digital to analog converter (DAC) 3.8. DMA 3.9. General-purpose inputs/outputs (GPIOs) 3.10. Timers and PWM generation 3.11. Real time clock (RTC) 3.12. Inter-integrated circuit (I2C) 3.13. Serial peripheral interface (SPI) 3.14. Universal synchronous asynchronous receiver transmitter (USART) 3.15. Inter-IC sound (I2S) 3.16. Universal serial bus High-Speed interface (USBHS) 3.17. Controller area network (CAN) 3.18. Ethernet (ENET) 3.19. External memory controller (EXMC) 3.20. Comparators (CMP) 3.21. Trigonometric Math Unit (TMU) 3.22. Super High-Resolution Timer (SHRTIMER) 3.23. Serial/Quad Parallel Interface (SQPI) 3.24. Debug mode 3.25. Package and operation temperature 4. Electrical characteristics 4.1. Absolute maximum ratings 4.2. Operating conditions characteristics 4.3. Power consumption 4.4. EMC characteristics 4.5. Power supply supervisor characteristics 4.6. Electrical sensitivity 4.7. External clock characteristics 4.8. Internal clock characteristics 4.9. PLL characteristics 4.10. Memory characteristics 4.11. NRST pin characteristics 4.12. GPIO characteristics 4.13. Temperature sensor characteristics 4.14. ADC characteristics 4.15. DAC characteristics 4.16. Comparators characteristics 4.17. Trigonometric Math Unit (TMU) characteristics 4.18. I2C characteristics 4.19. SPI characteristics 4.20. I2S characteristics 4.21. USART characteristics 4.22. CAN characteristics 4.23. USBHS characteristics 4.24. EXMC characteristics 4.25. Serial/Quad Parallel Interface (SQPI) characteristics 4.26. Super High-Resolution Timer (SHRTIMER) characteristics 4.27. TIMER characteristics 4.28. WDGT characteristics 4.29. Parameter condition 5. Package information 5.1. LQFP144 package outline dimensions 5.2. LQFP100 package outline dimensions 5.3. LQFP64 package outline dimensions 6. Ordering information 7. Revision history