Datasheet AM2431, AM2432, AM2434 (Texas Instruments) - 2

FabricanteTexas Instruments
DescripciónArm Cortex-R5F based MCU with industrial communications and security up to 800MHz
Páginas / Página316 / 2 — AM2434. , AM2432, AM2431. www.ti.com. General connectivity peripherals:. …
Formato / tamaño de archivoPDF / 6.4 Mb
Idioma del documentoInglés

AM2434. , AM2432, AM2431. www.ti.com. General connectivity peripherals:. Industrial and control interfaces:. NCE INFO

AM2434 , AM2432, AM2431 www.ti.com General connectivity peripherals: Industrial and control interfaces: NCE INFO

Línea de modelo para esta hoja de datos

Versión de texto del documento

AM2434 , AM2432, AM2431
SPRSP65B – APRIL 2021 – REVISED JULY 2021
www.ti.com
– Support for takeover protection, IP protection,
General connectivity peripherals:
and anti-roll back protection • 6× Inter-Integrated Circuit (I2C) ports • Support for cryptographic acceleration • 9× configurable Universal Asynchronous Receive/ – Session-aware cryptographic engine with ability Transmit (UART) modules to auto-switch key-material based on incoming • 1× 12-bit Analog-to-Digital Converters (ADC) data stream – Up to 4 MSPS – Supports cryptographic cores – 8× multiplexed analog inputs • AES – 128/192/256 Bits key sizes • 7× Multichannel Serial Peripheral Interfaces • 3DES – 56/112/168 Bits key sizes (MCSPI) controllers • MD5, SHA1 • 3× General-Purpose I/O (GPIO) modules • SHA2 – 224/256/384/512 • DRBG with true random number generator
Industrial and control interfaces:
• PKA (Public Key Accelerator) to Assist in • 9× Enhanced Pulse-Width Modulator (EPWM)
AD
RSA/ECC processing modules – DMA support • 3× Enhanced Capture (ECAP) modules
V
• Debugging security • 3× Enhanced Quadrature Encoder Pulse (EQEP)
A
– Secure software controlled debug access modules
NCE INFO
– Security aware debugging • 2× Modular Controller Area Network (MCAN) • Trusted Execution Environment (TEE) supported modules with full CAN-FD support – Arm TrustZone® based TEE – Extensive firewall support for isolation • 2× Fast Serial Interface Transmitter (FSI_TX) – Secure DMA Path and Interconnect cores – Secure watchdog/timer/IPC • 6× Fast Serial Interface Receiver (FSI_RX) cores • Secure storage support
Memory controllers: R
• On-the-Fly encryption (OTFE) support for OSPI
MA
interface in XIP mode • 2× MultiMedia Card/Secure Digital (MMC/SD) • Networking security support for data (Payload) interfaces encryption/authentication via packet based – One 4-bit for SD/SDIO
TION
hardware cryptographic engine – One 8-bit for eMMC • Security co-processor (DMSC-L) for key and – Integrated analog switch for voltage switching security management, with dedicated device level between 3.3V to 1.8V for high-speed cards interconnect for security • 1× General-Purpose Memory Controller (GPMC) – 16-bit parallel bus with 133 MHz clock or
High-speed serial interfaces:
– 32-bit parallel bus with 100 MHz clock • 1× Integrated Ethernet switch supporting up to 2 – Error Location Module (ELM) support external ports (CPSW3G) • 1× Flash Subsystem (FSS) that can be configured – Up to 2 RGMII (10/100/1000) as Octal SPI (OSPI) flash interfaces or one Quad – IEEE 1588 (2008 Annex D, Annex E, Annex F) SPI (QSPI) with 802.1AS PTP – Clause 45 MDIO PHY management
Power Management:
– Energy efficient Ethernet (802.3az) • Simplified power sequence • 1× PCI-Express® Gen2 controller (PCIE) • Dual-voltage I/O Support – Supports Gen2 operation • Integrated SDIO LDO for handling automatic – Supports Single Lane operation voltage transition for SD interface • 1× USB 3.1-Gen1 Dual-role Device (DRD) • Integrated voltage supervisor for safety monitoring Subsystem (USBSS) of over-under voltage conditions – One shared USBSS port for enhanced • Integrated power supply glitch detector for SuperSpeed Gen1 or USB 2.0 detecting fast supply transients – Port configurable as USB host, USB peripheral, or USB Dual-role Device – Integrated USB VBUS detection • 1× Serializer/Deserializer (SERDES) – One SERDES lane to support PCI-Express® Gen2 and USB SuperSpeed Gen1 2 Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated Product Folder Links: AM2434 AM2432 AM2431 Document Outline 1 Features 2 Applications 3 Description 3.1 Functional Block Diagram Table of Contents 4 Revision History 5 Device Comparison 5.1 Related Products 6 Terminal Configuration and Functions 6.1 Pin Diagram 6.1.1 AM243x ALV Pin Diagram 6.1.2 AM243x ALX Pin Diagram 6.2 Pin Attributes (ALV Package) 6.3 Pin Attributes (ALX Package) 6.4 Signal Descriptions 6.4.1 ADC MAIN Domain Instances 6.4.1.1 ADC0 Signal Descriptions 6.4.2 DDRSS MAIN Domain Instances 6.4.2.1 DDRSS0 Signal Descriptions 6.4.3 GPIO MAIN Domain Instances 6.4.3.1 GPIO0 Signal Descriptions 6.4.3.2 GPIO1 Signal Descriptions MCU Domain Instances 6.4.3.3 MCU_GPIO0 Signal Descriptions 6.4.4 I2C MAIN Domain Instances 6.4.4.1 I2C0 Signal Descriptions 6.4.4.2 I2C1 Signal Descriptions 6.4.4.3 I2C2 Signal Descriptions 6.4.4.4 I2C3 Signal Descriptions MCU Domain Instances 6.4.4.5 MCU_I2C0 Signal Descriptions 6.4.4.6 MCU_I2C1 Signal Descriptions 6.4.5 MCAN MAIN Domain Instances 6.4.5.1 MCAN0 Signal Descriptions 6.4.5.2 MCAN1 Signal Descriptions 6.4.6 SPI (MCSPI) MAIN Domain Instances 6.4.6.1 MCSPI0 Signal Descriptions 6.4.6.2 MCSPI1 Signal Descriptions 6.4.6.3 MCSPI2 Signal Descriptions 6.4.6.4 MCSPI3 Signal Descriptions 6.4.6.5 MCSPI4 Signal Descriptions MCU Domain Instances 6.4.6.6 MCU_MCSPI0 Signal Descriptions 6.4.6.7 MCU_MCSPI1 Signal Descriptions 6.4.7 UART MAIN Domain Instances 6.4.7.1 UART0 Signal Descriptions 6.4.7.2 UART1 Signal Descriptions 6.4.7.3 UART2 Signal Descriptions 6.4.7.4 UART3 Signal Descriptions 6.4.7.5 UART4 Signal Descriptions 6.4.7.6 UART5 Signal Descriptions 6.4.7.7 UART6 Signal Descriptions MCU Domain Instances 6.4.7.8 MCU_UART0 Signal Descriptions 6.4.7.9 MCU_UART1 Signal Descriptions 6.4.8 MDIO MAIN Domain Instances 6.4.8.1 MDIO0 Signal Descriptions 6.4.9 CPSW MAIN Domain Instances 6.4.9.1 CPSW3G0 Signal Descriptions 6.4.10 ECAP MAIN Domain Instances 6.4.10.1 ECAP0 Signal Descriptions 6.4.10.2 ECAP1 Signal Descriptions 6.4.10.3 ECAP2 Signal Descriptions EQEP MAIN Domain Instances 6.4.11.1 EQEP0 Signal Descriptions 6.4.11.2 EQEP1 Signal Descriptions 6.4.11.3 EQEP2 Signal Descriptions 6.4.11 EPWM MAIN Domain Instances 6.4.11.1 EPWM Signal Descriptions 6.4.11.2 EPWM0 Signal Descriptions 6.4.11.3 EPWM1 Signal Descriptions 6.4.11.4 EPWM2 Signal Descriptions 6.4.11.5 EPWM3 Signal Descriptions 6.4.11.6 EPWM4 Signal Descriptions 6.4.11.7 EPWM5 Signal Descriptions 6.4.11.8 EPWM6 Signal Descriptions 6.4.11.9 EPWM7 Signal Descriptions 6.4.11.10 EPWM8 Signal Descriptions 6.4.12 SERDES MAIN Domain Instances 6.4.12.1 SERDES0 Signal Descriptions 6.4.13 USB MAIN Domain Instances 6.4.13.1 USB0 Signal Descriptions 6.4.14 OSPI MAIN Domain Instances 6.4.14.1 OSPI0 Signal Descriptions 6.4.15 GPMC MAIN Domain Instances 6.4.15.1 GPMC0 Signal Descriptions 6.4.16 MMC MAIN Domain Instances 6.4.16.1 MMC0 Signal Descriptions 6.4.16.2 MMC1 Signal Descriptions 6.4.17 FSITX MAIN Domain Instances 6.4.17.1 FSI0 TX Signal Descriptions 6.4.17.2 FSI1 TX Signal Descriptions 6.4.18 FSIRX MAIN Domain Instances 6.4.18.1 FSI0 RX Signal Descriptions 6.4.18.2 FSI1 RX Signal Descriptions 6.4.18.3 FSI2 RX Signal Descriptions 6.4.18.4 FSI3 RX Signal Descriptions 6.4.18.5 FSI4 RX Signal Descriptions 6.4.18.6 FSI5 RX Signal Descriptions 6.4.19 CPTS MAIN Domain Instances 6.4.19.1 CPTS0 Signal Descriptions 6.4.19.2 CP GEMAC CPTS0 Signal Descriptions 6.4.20 ICSSG MAIN Domain Instances 6.4.20.1 PRU_ICSSG0 Signal Descriptions 6.4.20.2 PRU_ICSSG1 Signal Descriptions 6.4.21 DMTIMER MAIN Domain Instances 6.4.21.1 DMTIMER Signal Descriptions MCU Domain Instances 6.4.21.2 MCU_DMTIMER Signal Descriptions 6.4.22 TRACE MAIN Domain Instances 6.4.22.1 Trace Signal Descriptions 6.4.23 JTAG MAIN Domain Instances 6.4.23.1 JTAG Signal Descriptions 6.4.24 SYSBOOT MAIN Domain Instances 6.4.24.1 Sysboot Signal Descriptions 6.4.25 SYSTEM MAIN Domain Instances 6.4.25.1 System Signal Descriptions MCU Domain Instances 6.4.25.2 MCU System Signal Descriptions 6.4.26 CLOCK MCU Domain Instances 6.4.26.1 MCU Clock Signal Descriptions 6.4.27 VMON 6.4.27.1 VMON Signal Description 6.4.28 Power Supply 6.4.28.1 Power Supply Signal Description 6.5 Pin Multiplexing 6.6 Connections for Unused Pins 7 Specifications 7.1 Absolute Maximum Ratings 7.2 ESD Ratings 7.3 Power-On Hours (POH) 7.4 Recommended Operating Conditions 7.5 Operating Performance Points 7.6 Power Consumption Summary 7.7 Electrical Characteristics 7.7.1 Fail-Safe Reset (FS RESET) Electrical Characteristics 7.7.2 I2C Open-Drain, and Fail-Safe (I2C OD FS) Electrical Characteristics 7.7.3 High-Frequency Oscillator (HFOSC) Electrical Characteristics 7.7.4 eMMCPHY Electrical Characteristics 7.7.5 SDIO Electrical Characteristics 7.7.6 ADC12B Electrical Characteristics 7.7.7 LVCMOS Electrical Characteristics 7.7.8 USB2PHY Electrical Characteristics 7.7.9 DDR Electrical Characteristics 7.8 VPP Specifications for One-Time Programmable (OTP) eFuses 7.8.1 Recommended Operating Conditions for OTP eFuse Programming 7.8.2 Hardware Requirements 7.8.3 Programming Sequence 7.8.4 Impact to Your Hardware Warranty 7.9 Thermal Resistance Characteristics 7.9.1 Thermal Resistance Characteristics 7.10 Timing and Switching Characteristics 7.10.1 Timing Parameters and Information 7.10.2 Power Supply Sequencing 7.10.2.1 Power Supply Slew Rate Requirement 7.10.2.2 Power-Up Sequencing 7.10.2.3 Power-Down Sequencing 7.10.3 System Timing 7.10.3.1 Reset Timing 7.10.3.2 Safety Signal Timing 7.10.3.3 Clock Timing 7.10.4 Clock Specifications 7.10.4.1 Input Clocks / Oscillators 7.10.4.1.1 MCU_OSC0 Internal Oscillator Clock Source 7.10.4.1.1.1 Load Capacitance 7.10.4.1.1.2 Shunt Capacitance 7.10.4.1.2 MCU_OSC0 LVCMOS Digital Clock Source 7.10.4.2 Output Clocks 7.10.4.3 PLLs 7.10.5 Peripherals 7.10.5.1 CPSW3G 7.10.5.1.1 CPSW3G MDIO Timing 7.10.5.1.2 CPSW3G RMII Timing 7.10.5.1.3 CPSW3G RGMII Timing 7.10.5.2 DDRSS 7.10.5.3 ECAP 7.10.5.4 EPWM 7.10.5.5 EQEP 7.10.5.6 FSI 7.10.5.7 GPIO 7.10.5.8 GPMC 7.10.5.8.1 GPMC and NOR Flash — Synchronous Mode 7.10.5.8.2 GPMC and NOR Flash — Asynchronous Mode 7.10.5.8.3 GPMC and NAND Flash — Asynchronous Mode 7.10.5.9 I2C 7.10.5.9.1 Timing Requirements for I2C Input Timings 7.10.5.10 MCAN 7.10.5.11 MCSPI 7.10.5.11.1 MCSPI — Master Mode 7.10.5.11.2 MCSPI — Slave Mode 7.10.5.12 MMCSD 7.10.5.12.1 MMC0 - eMMC Interface 7.10.5.12.1.1 Legacy SDR Mode 7.10.5.12.1.2 High Speed SDR Mode 7.10.5.12.1.3 High Speed DDR Mode 7.10.5.12.1.4 HS200 Mode 7.10.5.12.2 MMC1 - SD/SDIO Interface 7.10.5.12.2.1 Default Speed Mode 7.10.5.12.2.2 High Speed Mode 7.10.5.12.2.3 UHS–I SDR12 Mode 7.10.5.12.2.4 UHS–I SDR25 Mode 7.10.5.12.2.5 UHS–I SDR50 Mode 7.10.5.12.2.6 UHS–I DDR50 Mode 7.10.5.12.2.7 UHS–I SDR104 Mode 7.10.5.13 CPTS 7.10.5.14 OSPI 7.10.5.14.1 OSPI With Data Training 7.10.5.14.1.1 OSPI Switching Characteristics – Data Training 7.10.5.14.2 OSPI Without Data Training 7.10.5.14.2.1 OSPI SDR Timing 7.10.5.14.2.2 OSPI DDR Timing 7.10.5.15 PCIe 7.10.5.16 PRU_ICSSG 7.10.5.16.1 PRU_ICSSG Programmable Real-Time Unit (PRU) 7.10.5.16.1.1 PRU_ICSSG PRU Direct Output Mode Timing 7.10.5.16.1.2 PRU_ICSSG PRU Parallel Capture Mode Timing 7.10.5.16.1.3 PRU_ICSSG PRU Shift Mode Timing 7.10.5.16.1.4 PRU_ICSSG PRU Sigma Delta and Peripheral Interface 7.10.5.16.1.4.1 PRU_ICSSG PRU Sigma Delta and Peripheral Interface Timing 7.10.5.16.2 PRU_ICSSG Pulse Width Modulation (PWM) 7.10.5.16.2.1 PRU_ICSSG PWM Timing 7.10.5.16.3 PRU_ICSSG Industrial Ethernet Peripheral (IEP) 7.10.5.16.3.1 PRU_ICSSG IEP Timing 7.10.5.16.4 PRU_ICSSG Universal Asynchronous Receiver Transmitter (UART) 7.10.5.16.4.1 PRU_ICSSG UART Timing 7.10.5.16.5 PRU_ICSSG Enhanced Capture Peripheral (ECAP) 7.10.5.16.5.1 PRU_ICSSG ECAP Timing 7.10.5.16.6 PRU_ICSSG RGMII, MII_RT, and Switch 7.10.5.16.6.1 PRU_ICSSG MDIO Timing 7.10.5.16.6.2 PRU_ICSSG MII Timing 7.10.5.16.6.3 PRU_ICSSG RGMII Timing 7.10.5.17 Timers 7.10.5.18 UART 7.10.5.19 USB 7.10.6 Emulation and Debug 7.10.6.1 Trace 7.10.6.2 JTAG 8 Detailed Description 8.1 Overview 8.2 Processor Subsystems 8.2.1 Arm Cortex-R5F Subsystem (R5FSS) 8.2.2 Arm Cortex-M4F (M4FSS) 8.3 Accelerators and Coprocessors 8.3.1 Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem (PRU_ICSSG) 8.4 Other Subsystems 8.4.1 PDMA Controller 8.4.2 Peripherals 8.4.2.1 ADC 8.4.2.2 DCC 8.4.2.3 Dual Date Rate (DDR) External Memory Interface (DDRSS) 8.4.2.4 ECAP 8.4.2.5 EPWM 8.4.2.6 ELM 8.4.2.7 ESM 8.4.2.8 GPIO 8.4.2.9 EQEP 8.4.2.10 GPMC 8.4.2.11 I2C 8.4.2.12 MCAN 8.4.2.13 MCRC Controller 8.4.2.14 MCSPI 8.4.2.15 MMCSD 8.4.2.16 OSPI 8.4.2.17 Peripheral Component Interconnect Express (PCIe) 8.4.2.18 Serializer/Deserializer (SerDes) 8.4.2.19 RTI 8.4.2.20 DMTIMER 8.4.2.21 UART 8.4.2.22 Universal Serial Bus Subsystem(USBSS) 9 Applications, Implementation, and Layout 9.1 Power Supply Mapping 9.2 Device Connection and Layout Fundamentals 9.2.1 Power Supply Decoupling and Bulk Capacitors 9.2.1.1 Power Distribution Network Implementation Guidance 9.2.2 External Oscillator 9.2.3 JTAG and EMU 9.2.4 Unused Pins 9.3 Peripheral- and Interface-Specific Design Information 9.3.1 General Routing Guidelines 9.3.2 DDR Board Design and Layout Guidelines 9.3.3 OSPI and QSPI Board Design and Layout Guidelines 9.3.3.1 No Loopback and Internal Pad Loopback 9.3.3.2 External Board Loopback 9.3.3.3 DQS (only available in Octal Flash devices) 9.3.4 USB VBUS Design Guidelines 9.3.5 System Power Supply Monitor Design Guidelines 9.3.6 High Speed Differential Signal Routing Guidance 9.3.7 Thermal Solution Guidance 10 Device and Documentation Support 10.1 Device Nomenclature 10.1.1 Standard Package Symbolization 10.1.2 Device Naming Convention 10.2 Tools and Software 10.3 Documentation Support 10.4 Support Resources 10.5 Trademarks 10.6 Electrostatic Discharge Caution 10.7 Glossary 11 Mechanical, Packaging, and Orderable Information 11.1 Packaging Information