Datasheet Texas Instruments ADS8363 — Ficha de datos

FabricanteTexas Instruments
SerieADS8363
Datasheet Texas Instruments ADS8363

ADC SAR de muestreo simultáneo de 16 bits, 1 MSPS, 4x2 / 2x2

Hojas de datos

ADSxxx3 Dual, 1-MSPS, 16-, 14-, and 12-Bit, 4Г—2 or 2Г—2 Channel, Simultaneous Sampling Analog-to-Digital Converter datasheet
PDF, 1.4 Mb, Revisión: D, Archivo publicado: sept 2, 2017
Extracto del documento

Precios

Estado

ADS8363SRHBRADS8363SRHBT
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

ADS8363SRHBRADS8363SRHBT
N12
Pin3232
Package TypeRHBRHB
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Package QTY3000250
CarrierLARGE T&RSMALL T&R
Device MarkingADS8363ADS8363
Width (mm)55
Length (mm)55
Thickness (mm).9.9
Pitch (mm).5.5
Max Height (mm)11
Mechanical DataDescargarDescargar

Paramétricos

Parameters / ModelsADS8363SRHBR
ADS8363SRHBR
ADS8363SRHBT
ADS8363SRHBT
# Input Channels44
Analog Voltage AVDD(Max), V5.55.5
Analog Voltage AVDD(Min), V2.72.7
ArchitectureSARSAR
Digital Supply(Max), V5.55.5
Digital Supply(Min), V2.32.3
INL(Max), +/-LSB33
Input Range(Max), V5.55.5
Input TypeDifferential,Pseudo-DifferentialDifferential,Pseudo-Differential
Integrated FeaturesN/AN/A
InterfaceSPISPI
Multi-Channel ConfigurationMultiplexed,Simultaneous SamplingMultiplexed,Simultaneous Sampling
Operating Temperature Range, C-40 to 125-40 to 125
Package GroupVQFNVQFN
Package Size: mm2:W x L, PKG32VQFN: 25 mm2: 5 x 5(VQFN)32VQFN: 25 mm2: 5 x 5(VQFN)
Power Consumption(Typ), mW47.247.2
RatingCatalogCatalog
Reference ModeExt,IntExt,Int
Resolution, Bits1616
SINAD, dB9292
SNR, dB9393
Sample Rate (max), SPS1MSPS1MSPS
Sample Rate(Max), MSPS11
THD(Typ), dB-98-98

Plan ecológico

ADS8363SRHBRADS8363SRHBT
RoHSObedienteObediente

Notas de aplicación

  • Using the Sequencer and Pseudo-Differential Features of the ADS8363
    PDF, 161 Kb, Archivo publicado: mayo 21, 2014
  • Interfacing to the ADS8363 Pseudo-Differential Operating Mode
    PDF, 548 Kb, Archivo publicado: agosto 4, 2014
  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Linea modelo

Serie: ADS8363 (2)

Clasificación del fabricante

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)