Datasheet Texas Instruments CDCF5801A — Ficha de datos

FabricanteTexas Instruments
SerieCDCF5801A
Datasheet Texas Instruments CDCF5801A

Multiplicador / divisor basado en PLL de baja fluctuación con líneas de retardo programables de hasta 10ps

Hojas de datos

Clock Multiplier With Delay Control and Phase Alignment datasheet
PDF, 603 Kb, Archivo publicado: marzo 15, 2006
Extracto del documento

Precios

Estado

CDCF5801ADBQCDCF5801ADBQG4CDCF5801ADBQRCDCF5801ADBQRG4
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

CDCF5801ADBQCDCF5801ADBQG4CDCF5801ADBQRCDCF5801ADBQRG4
N1234
Pin24242424
Package TypeDBQDBQDBQDBQ
Industry STD TermSSOPSSOPSSOPSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY505025002500
CarrierTUBETUBELARGE T&RLARGE T&R
Device MarkingCDCF5801ACDCF5801ACDCF5801ACDCF5801A
Width (mm)3.93.93.93.9
Length (mm)8.658.658.658.65
Thickness (mm)1.51.51.51.5
Pitch (mm).64.64.64.64
Max Height (mm)1.751.751.751.75
Mechanical DataDescargarDescargarDescargarDescargar

Paramétricos

Parameters / ModelsCDCF5801ADBQ
CDCF5801ADBQ
CDCF5801ADBQG4
CDCF5801ADBQG4
CDCF5801ADBQR
CDCF5801ADBQR
CDCF5801ADBQRG4
CDCF5801ADBQRG4
Input LevelHSTL,LVPECL,LVTTLHSTL,LVPECL,LVTTLHSTL,LVPECL,LVTTLHSTL,LVPECL,LVTTL
Number of Outputs1111
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output Frequency(Max), MHz280280280280
Output LevelLVDS,LVPECL,LVTTLLVDS,LVPECL,LVTTLLVDS,LVPECL,LVTTLLVDS,LVPECL,LVTTL
Package GroupSSOPSSOPSSOPSSOP
Package Size: mm2:W x L, PKG24SSOP: 52 mm2: 6 x 8.65(SSOP)24SSOP: 52 mm2: 6 x 8.65(SSOP)24SSOP: 52 mm2: 6 x 8.65(SSOP)24SSOP: 52 mm2: 6 x 8.65(SSOP)
ProgrammabilityPin configurationPin configurationPin configurationPin configuration
Special FeaturesSpread Spectrum Clocking (SSC),3.3V Vcc/VddSpread Spectrum Clocking (SSC),3.3V Vcc/VddSpread Spectrum Clocking (SSC),3.3V Vcc/VddSpread Spectrum Clocking (SSC),3.3V Vcc/Vdd
VCC Core, V3.33.33.33.3
VCC Out, V3.33.33.33.3

Plan ecológico

CDCF5801ADBQCDCF5801ADBQG4CDCF5801ADBQRCDCF5801ADBQRG4
RoHSObedienteObedienteObedienteObediente

Notas de aplicación

  • A General Guideline: How to Use the CDCF5801A for Phase Alignment/Adjustment (Rev. B)
    PDF, 129 Kb, Revisión: B, Archivo publicado: oct 21, 2005
    Unlike regular PLLs, the CDCF5801 has an extra phase aligner. Using this extra phase aligner, the CDCF5801 can align two different clock phases, even with differentfrequencies. Examples of where phase alignment may be useful include:В· Applications where two clock buffers' outputs need to be alignedВ· Applications that require data synchronization with SERDESВ· Applications that require stati
  • Using Configurable Active Delay Elements in CDCF5801A Feedback Loop
    PDF, 43 Kb, Archivo publicado: sept 15, 2004
    Using Configurable Active Delay Elements in CDCF5801 Feedback Loop

Linea modelo

Clasificación del fabricante

  • Semiconductors> Clock and Timing> Clock Generators> General Purpose