Datasheet ADN8834 (Analog Devices) - 12

FabricanteAnalog Devices
DescripciónUltra compact 1.5 A Thermoelectric Cooler (TEC) Controller 
Páginas / Página27 / 12 — ADN8834. Data Sheet. DETAILED FUNCTIONAL BLOCK DIAGRAM. VTEC. ITEC. TEC …
RevisiónB
Formato / tamaño de archivoPDF / 978 Kb
Idioma del documentoInglés

ADN8834. Data Sheet. DETAILED FUNCTIONAL BLOCK DIAGRAM. VTEC. ITEC. TEC DRIVER. VDD. COOLING. LINEAR POWER. STAGE. 5kΩ. 20kΩ. HEATING. PVIN

ADN8834 Data Sheet DETAILED FUNCTIONAL BLOCK DIAGRAM VTEC ITEC TEC DRIVER VDD COOLING LINEAR POWER STAGE 5kΩ 20kΩ HEATING PVIN

Línea de modelo para esta hoja de datos

Versión de texto del documento

ADN8834 Data Sheet DETAILED FUNCTIONAL BLOCK DIAGRAM VTEC ITEC ADN8834 TEC DRIVER VDD COOLING LINEAR POWER VDD STAGE 5kΩ 20kΩ HEATING PVIN BAND GAP 2.5V 5kΩ VREF VOLTAGE 1.25V 1.25V 1.25V REFERENCE 20kΩ 20kΩ TEC CURRENT SENSE – + LDR VB = 2.5V AT VDD > 4.0V V TEC V B B = 1.5V AT VDD < 4.0V SFB VOLTAGE 2kΩ 80kΩ SENSE VC LDR AGND + TEMPERATURE V B ERROR LINEAR AMPLIFIER AMPLIFIER PGNDL IN1P VB PGNDL IN1N 80kΩ OUT1 400kΩ SFB 20kΩ 20kΩ 1.25V PWM POWER STAGE COMPENSATION 100kΩ PVIN AMPLIFIER IN2P VC 20kΩ PWM 20kΩ MODULATOR IN2N 20kΩ PWM OUT2 VDD PWM MOSFET SW ERROR DRIVER TEC VOLTAGE CLK 40µA AMPLIFIER V LIMIT AND INTERNAL B SOFT START COOLING OSCILLATOR CLK HEATING PGNDS VHIGH ≥ 2.1V PGNDS VLOW ≤ 0.8V SHUTDOWN ITEC 10µA DEGLITCH TEC CURRENT 0.07V SHUTDOWN LIMIT
018
VLIM/SD ILIM EN/SY
12954- Figure 25. Detailed Functional Block Diagram of the ADN8834 for the WLCSP Rev. B | Page 12 of 27 Document Outline Features Applications Functional Block Diagram General Description Revision History Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Detailed Functional Block Diagram Theory of Operation Analog PID Control Digital PID Control Powering the Controller Enable and Shutdown Oscillator Clock Frequency External Clock Operation Connecting Multiple ADN8834 Devices Temperature Lock Indicator (LFCSP Only) Soft Start on Power-Up TEC Voltage/Current Monitor Voltage Monitor Current Monitor Maximum TEC Voltage Limit Using a Resistor Divider to Set the TEC Voltage Limit Maximum TEC Current Limit Using a Resistor Divider to Set the TEC Current Limit Applications Information Signal Flow Thermistor Setup Thermistor Amplifier (Chopper 1) PID Compensation Amplifier (Chopper 2) MOSFET Driver Amplifiers PWM Output Filter Requirements Inductor Selection Capacitor Selection Input Capacitor Selection Power Dissipation PWM Regulator Power Dissipation Conduction Loss (PCOND) Switching Loss (PSW) Transition Loss (PTRAN) Linear Regulator Power Dissipation PCB Layout Guidelines Block Diagrams and Signal Flow Guidelines for Reducing Noise and Minimizing Power Loss General PCB Layout Guidelines PWM Power Stage Layout Guidelines Linear Power Stage Layout Guidelines Placing the Thermistor Amplifier and PID Components Example PCB Layout Using Two Layers Outline Dimensions Ordering Guide