Datasheet TPD7110F (Toshiba) - 2

FabricanteToshiba
Páginas / Página20 / 2 — 4. Block Diagram. Fig. 4.1 Block Diagram. 5. Pin Assignments Top view. …
Formato / tamaño de archivoPDF / 723 Kb
Idioma del documentoInglés

4. Block Diagram. Fig. 4.1 Block Diagram. 5. Pin Assignments Top view. Fig. 5.1 Pin Assignments (top view)

4 Block Diagram Fig 4.1 Block Diagram 5 Pin Assignments Top view Fig 5.1 Pin Assignments (top view)

Línea de modelo para esta hoja de datos

Versión de texto del documento

TPD7110F
4. Block Diagram
BATV GATE SOURCE SENSE AD O L Charge pump VDD OV/UV detection VRC Reg. Logic IN MCU Reverse detection GND SUB
Fig. 4.1 Block Diagram
Note : The block diagram is simplified and intended for illustration only. The surrounding connections are for reference only.
5. Pin Assignments Top view
IN 1 8 VDD N.C. 2 7 GATE GND 3 6 SOURCE SUB 4 5 SENSE
Fig. 5.1 Pin Assignments (top view)
©202 5 2 2025-09-04 Toshiba Electronic Devices & Storage Corporation Rev. 1.0