Datasheet Texas Instruments SN74S112AN3 — Ficha de datos
| Fabricante | Texas Instruments |
| Serie | SN74S112A |
| Numero de parte | SN74S112AN3 |

Chanclas dobles JK con borde negativo disparado con 16 PDIP claros y preestablecidos de 0 a 70
Hojas de datos
Dual J-K Negative-Edge-Triggered Flip-Flops With Preset And Clear datasheet
PDF, 1.3 Mb, Archivo publicado: marzo 1, 1988
Extracto del documento
Estado
| Estado del ciclo de vida | Obsoleto (El fabricante ha interrumpido la producción del dispositivo) |
| Disponibilidad de muestra del fabricante | No |
Embalaje
| Pin | 16 |
| Package Type | N |
| Industry STD Term | PDIP |
| JEDEC Code | R-PDIP-T |
| Width (mm) | 6.35 |
| Length (mm) | 19.3 |
| Thickness (mm) | 3.9 |
| Pitch (mm) | 2.54 |
| Max Height (mm) | 5.08 |
| Mechanical Data | Descargar |
Paramétricos
| Approx. Price (US$) | 0.82 | 1ku |
| Bits(#) | 2 |
| F @ Nom Voltage(Max)(Mhz) | 50 |
| ICC @ Nom Voltage(Max)(mA) | 6 |
| Input Type | TTL |
| Output Drive (IOL/IOH)(Max)(mA) | -1/20 |
| Output Type | TTL |
| Package Group | PDIP |
| Package Size: mm2:W x L (PKG) | See datasheet (PDIP) |
| Rating | Catalog |
| Schmitt Trigger | No |
| Technology Family | S |
| VCC(Max)(V) | 5.25 |
| VCC(Min)(V) | 4.75 |
| Voltage(Nom)(V) | 5 |
| tpd @ Nom Voltage(Max)(ns) | 20 |
Plan ecológico
| RoHS | Desobediente |
| Pb gratis | No |
Linea modelo
Serie: SN74S112A (3)
- SN74S112AD SN74S112AN SN74S112AN3
Clasificación del fabricante
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop